1 /*******************************************************************************
3 Intel(R) Gigabit Ethernet Linux driver
4 Copyright(c) 2007 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
31 #include <linux/types.h>
32 #include <linux/delay.h>
35 #include "e1000_mac.h"
36 #include "e1000_regs.h"
37 #include "e1000_defines.h"
41 #define E1000_DEV_ID_82576 0x10C9
42 #define E1000_DEV_ID_82576_FIBER 0x10E6
43 #define E1000_DEV_ID_82576_SERDES 0x10E7
44 #define E1000_DEV_ID_82575EB_COPPER 0x10A7
45 #define E1000_DEV_ID_82575EB_FIBER_SERDES 0x10A9
46 #define E1000_DEV_ID_82575GB_QUAD_COPPER 0x10D6
48 #define E1000_REVISION_2 2
49 #define E1000_REVISION_4 4
51 #define E1000_FUNC_1 1
57 e1000_num_macs /* List is 1-based, so subtract 1 for true count. */
60 enum e1000_media_type {
61 e1000_media_type_unknown = 0,
62 e1000_media_type_copper = 1,
63 e1000_media_type_fiber = 2,
64 e1000_media_type_internal_serdes = 3,
69 e1000_nvm_unknown = 0,
72 e1000_nvm_eeprom_microwire,
77 enum e1000_nvm_override {
78 e1000_nvm_override_none = 0,
79 e1000_nvm_override_spi_small,
80 e1000_nvm_override_spi_large,
81 e1000_nvm_override_microwire_small,
82 e1000_nvm_override_microwire_large
86 e1000_phy_unknown = 0,
97 e1000_bus_type_unknown = 0,
100 e1000_bus_type_pci_express,
101 e1000_bus_type_reserved
104 enum e1000_bus_speed {
105 e1000_bus_speed_unknown = 0,
111 e1000_bus_speed_2500,
112 e1000_bus_speed_5000,
113 e1000_bus_speed_reserved
116 enum e1000_bus_width {
117 e1000_bus_width_unknown = 0,
118 e1000_bus_width_pcie_x1,
119 e1000_bus_width_pcie_x2,
120 e1000_bus_width_pcie_x4 = 4,
121 e1000_bus_width_pcie_x8 = 8,
124 e1000_bus_width_reserved
127 enum e1000_1000t_rx_status {
128 e1000_1000t_rx_status_not_ok = 0,
129 e1000_1000t_rx_status_ok,
130 e1000_1000t_rx_status_undefined = 0xFF
133 enum e1000_rev_polarity {
134 e1000_rev_polarity_normal = 0,
135 e1000_rev_polarity_reversed,
136 e1000_rev_polarity_undefined = 0xFF
144 e1000_fc_default = 0xFF
148 /* Receive Descriptor */
149 struct e1000_rx_desc {
150 __le64 buffer_addr; /* Address of the descriptor's data buffer */
151 __le16 length; /* Length of data DMAed into data buffer */
152 __le16 csum; /* Packet checksum */
153 u8 status; /* Descriptor status */
154 u8 errors; /* Descriptor Errors */
158 /* Receive Descriptor - Extended */
159 union e1000_rx_desc_extended {
166 __le32 mrq; /* Multiple Rx Queues */
168 __le32 rss; /* RSS Hash */
170 __le16 ip_id; /* IP id */
171 __le16 csum; /* Packet Checksum */
176 __le32 status_error; /* ext status/error */
178 __le16 vlan; /* VLAN tag */
180 } wb; /* writeback */
183 #define MAX_PS_BUFFERS 4
184 /* Receive Descriptor - Packet Split */
185 union e1000_rx_desc_packet_split {
187 /* one buffer for protocol header(s), three data buffers */
188 __le64 buffer_addr[MAX_PS_BUFFERS];
192 __le32 mrq; /* Multiple Rx Queues */
194 __le32 rss; /* RSS Hash */
196 __le16 ip_id; /* IP id */
197 __le16 csum; /* Packet Checksum */
202 __le32 status_error; /* ext status/error */
203 __le16 length0; /* length of buffer 0 */
204 __le16 vlan; /* VLAN tag */
207 __le16 header_status;
208 __le16 length[3]; /* length of buffers 1-3 */
211 } wb; /* writeback */
214 /* Transmit Descriptor */
215 struct e1000_tx_desc {
216 __le64 buffer_addr; /* Address of the descriptor's data buffer */
220 __le16 length; /* Data buffer length */
221 u8 cso; /* Checksum offset */
222 u8 cmd; /* Descriptor control */
228 u8 status; /* Descriptor status */
229 u8 css; /* Checksum start */
235 /* Offload Context Descriptor */
236 struct e1000_context_desc {
240 u8 ipcss; /* IP checksum start */
241 u8 ipcso; /* IP checksum offset */
242 __le16 ipcse; /* IP checksum end */
248 u8 tucss; /* TCP checksum start */
249 u8 tucso; /* TCP checksum offset */
250 __le16 tucse; /* TCP checksum end */
253 __le32 cmd_and_length;
257 u8 status; /* Descriptor status */
258 u8 hdr_len; /* Header length */
259 __le16 mss; /* Maximum segment size */
264 /* Offload data descriptor */
265 struct e1000_data_desc {
266 __le64 buffer_addr; /* Address of the descriptor's buffer address */
270 __le16 length; /* Data buffer length */
278 u8 status; /* Descriptor status */
279 u8 popts; /* Packet Options */
285 /* Statistics counters collected by the MAC */
286 struct e1000_hw_stats {
364 struct e1000_phy_stats {
369 struct e1000_host_mng_dhcp_cookie {
380 /* Host Interface "Rev 1" */
381 struct e1000_host_command_header {
388 #define E1000_HI_MAX_DATA_LENGTH 252
389 struct e1000_host_command_info {
390 struct e1000_host_command_header command_header;
391 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
394 /* Host Interface "Rev 2" */
395 struct e1000_host_mng_command_header {
403 #define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
404 struct e1000_host_mng_command_info {
405 struct e1000_host_mng_command_header command_header;
406 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
409 #include "e1000_mac.h"
410 #include "e1000_phy.h"
411 #include "e1000_nvm.h"
413 struct e1000_mac_operations {
414 s32 (*check_for_link)(struct e1000_hw *);
415 s32 (*reset_hw)(struct e1000_hw *);
416 s32 (*init_hw)(struct e1000_hw *);
417 bool (*check_mng_mode)(struct e1000_hw *);
418 s32 (*setup_physical_interface)(struct e1000_hw *);
419 void (*rar_set)(struct e1000_hw *, u8 *, u32);
420 s32 (*read_mac_addr)(struct e1000_hw *);
421 s32 (*get_speed_and_duplex)(struct e1000_hw *, u16 *, u16 *);
424 struct e1000_phy_operations {
425 s32 (*acquire_phy)(struct e1000_hw *);
426 s32 (*check_reset_block)(struct e1000_hw *);
427 s32 (*force_speed_duplex)(struct e1000_hw *);
428 s32 (*get_cfg_done)(struct e1000_hw *hw);
429 s32 (*get_cable_length)(struct e1000_hw *);
430 s32 (*get_phy_info)(struct e1000_hw *);
431 s32 (*read_phy_reg)(struct e1000_hw *, u32, u16 *);
432 void (*release_phy)(struct e1000_hw *);
433 s32 (*reset_phy)(struct e1000_hw *);
434 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
435 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
436 s32 (*write_phy_reg)(struct e1000_hw *, u32, u16);
439 struct e1000_nvm_operations {
440 s32 (*acquire_nvm)(struct e1000_hw *);
441 s32 (*read_nvm)(struct e1000_hw *, u16, u16, u16 *);
442 void (*release_nvm)(struct e1000_hw *);
443 s32 (*write_nvm)(struct e1000_hw *, u16, u16, u16 *);
447 s32 (*get_invariants)(struct e1000_hw *);
448 struct e1000_mac_operations *mac_ops;
449 struct e1000_phy_operations *phy_ops;
450 struct e1000_nvm_operations *nvm_ops;
453 extern const struct e1000_info e1000_82575_info;
455 struct e1000_mac_info {
456 struct e1000_mac_operations ops;
461 enum e1000_mac_type type;
479 u8 forced_speed_duplex;
482 bool arc_subsystem_valid;
483 bool asf_firmware_present;
487 bool disable_hw_init_bits;
488 bool get_link_status;
489 bool ifs_params_forced;
491 bool report_tx_early;
492 bool serdes_has_link;
493 bool tx_pkt_filtering;
496 struct e1000_phy_info {
497 struct e1000_phy_operations ops;
499 enum e1000_phy_type type;
501 enum e1000_1000t_rx_status local_rx;
502 enum e1000_1000t_rx_status remote_rx;
503 enum e1000_ms_type ms_type;
504 enum e1000_ms_type original_ms_type;
505 enum e1000_rev_polarity cable_polarity;
506 enum e1000_smart_speed smart_speed;
510 u32 reset_delay_us; /* in usec */
513 enum e1000_media_type media_type;
515 u16 autoneg_advertised;
518 u16 max_cable_length;
519 u16 min_cable_length;
523 bool disable_polarity_correction;
525 bool polarity_correction;
527 bool speed_downgraded;
528 bool autoneg_wait_to_complete;
531 struct e1000_nvm_info {
532 struct e1000_nvm_operations ops;
534 enum e1000_nvm_type type;
535 enum e1000_nvm_override override;
547 struct e1000_bus_info {
548 enum e1000_bus_type type;
549 enum e1000_bus_speed speed;
550 enum e1000_bus_width width;
558 struct e1000_fc_info {
559 u32 high_water; /* Flow control high-water mark */
560 u32 low_water; /* Flow control low-water mark */
561 u16 pause_time; /* Flow control pause timer */
562 bool send_xon; /* Flow control send XON */
563 bool strict_ieee; /* Strict IEEE mode */
564 enum e1000_fc_type type; /* Type of flow control */
565 enum e1000_fc_type original_type;
573 u8 __iomem *flash_address;
574 unsigned long io_base;
576 struct e1000_mac_info mac;
577 struct e1000_fc_info fc;
578 struct e1000_phy_info phy;
579 struct e1000_nvm_info nvm;
580 struct e1000_bus_info bus;
581 struct e1000_host_mng_dhcp_cookie mng_cookie;
586 u16 subsystem_vendor_id;
587 u16 subsystem_device_id;
594 extern char *igb_get_hw_dev_name(struct e1000_hw *hw);
595 #define hw_dbg(format, arg...) \
596 printk(KERN_DEBUG "%s: " format, igb_get_hw_dev_name(hw), ##arg)
598 #define hw_dbg(format, arg...)