1 /*******************************************************************************
3 Intel(R) Gigabit Ethernet Linux driver
4 Copyright(c) 2007 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
29 /* Linux PRO/1000 Ethernet Driver main header file */
34 #include "e1000_mac.h"
35 #include "e1000_82575.h"
40 #include <linux/inet_lro.h>
41 #define MAX_LRO_AGGR 32
42 #define MAX_LRO_DESCRIPTORS 8
45 /* Interrupt defines */
46 #define IGB_MAX_TX_CLEAN 72
48 #define IGB_MIN_DYN_ITR 3000
49 #define IGB_MAX_DYN_ITR 96000
51 /* ((1000000000ns / (6000ints/s * 1024ns)) << 2 = 648 */
52 #define IGB_START_ITR 648
54 #define IGB_DYN_ITR_PACKET_THRESHOLD 2
55 #define IGB_DYN_ITR_LENGTH_LOW 200
56 #define IGB_DYN_ITR_LENGTH_HIGH 1000
58 /* TX/RX descriptor defines */
59 #define IGB_DEFAULT_TXD 256
60 #define IGB_MIN_TXD 80
61 #define IGB_MAX_TXD 4096
63 #define IGB_DEFAULT_RXD 256
64 #define IGB_MIN_RXD 80
65 #define IGB_MAX_RXD 4096
67 #define IGB_DEFAULT_ITR 3 /* dynamic */
68 #define IGB_MAX_ITR_USECS 10000
69 #define IGB_MIN_ITR_USECS 10
71 /* Transmit and receive queues */
72 #define IGB_MAX_RX_QUEUES 4
73 #define IGB_MAX_TX_QUEUES 4
75 /* RX descriptor control thresholds.
76 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
77 * descriptors available in its onboard memory.
78 * Setting this to 0 disables RX descriptor prefetch.
79 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
80 * available in host memory.
81 * If PTHRESH is 0, this should also be 0.
82 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
83 * descriptors until either it has this many to write back, or the
86 #define IGB_RX_PTHRESH 16
87 #define IGB_RX_HTHRESH 8
88 #define IGB_RX_WTHRESH 1
90 /* this is the size past which hardware will drop packets when setting LPE=0 */
91 #define MAXIMUM_ETHERNET_VLAN_SIZE 1522
93 /* Supported Rx Buffer Sizes */
94 #define IGB_RXBUFFER_128 128 /* Used for packet split */
95 #define IGB_RXBUFFER_256 256 /* Used for packet split */
96 #define IGB_RXBUFFER_512 512
97 #define IGB_RXBUFFER_1024 1024
98 #define IGB_RXBUFFER_2048 2048
99 #define IGB_RXBUFFER_4096 4096
100 #define IGB_RXBUFFER_8192 8192
101 #define IGB_RXBUFFER_16384 16384
103 /* Packet Buffer allocations */
106 /* How many Tx Descriptors do we need to call netif_wake_queue ? */
107 #define IGB_TX_QUEUE_WAKE 16
108 /* How many Rx Buffers do we bundle into one write to the hardware ? */
109 #define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
111 #define AUTO_ALL_MODES 0
112 #define IGB_EEPROM_APME 0x0400
114 #ifndef IGB_MASTER_SLAVE
115 /* Switch to override PHY master/slave setting */
116 #define IGB_MASTER_SLAVE e1000_ms_hw_default
119 #define IGB_MNG_VLAN_NONE -1
121 /* wrapper around a pointer to a socket buffer,
122 * so a DMA handle can be stored along with the buffer */
129 unsigned long time_stamp;
136 unsigned int page_offset;
141 struct igb_queue_stats {
147 struct igb_adapter *adapter; /* backlink */
148 void *desc; /* descriptor ring memory */
149 dma_addr_t dma; /* phys address of the ring */
150 unsigned int size; /* length of desc. ring in bytes */
151 unsigned int count; /* number of desc. in the ring */
156 struct igb_buffer *buffer_info; /* array of buffer info structs */
164 unsigned int total_bytes;
165 unsigned int total_packets;
170 struct igb_queue_stats tx_stats;
175 struct igb_queue_stats rx_stats;
176 struct napi_struct napi;
178 struct igb_ring *buddy;
179 #ifdef CONFIG_IGB_LRO
180 struct net_lro_mgr lro_mgr;
186 char name[IFNAMSIZ + 5];
189 #define IGB_DESC_UNUSED(R) \
190 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
191 (R)->next_to_clean - (R)->next_to_use - 1)
193 #define E1000_RX_DESC_ADV(R, i) \
194 (&(((union e1000_adv_rx_desc *)((R).desc))[i]))
195 #define E1000_TX_DESC_ADV(R, i) \
196 (&(((union e1000_adv_tx_desc *)((R).desc))[i]))
197 #define E1000_TX_CTXTDESC_ADV(R, i) \
198 (&(((struct e1000_adv_tx_context_desc *)((R).desc))[i]))
199 #define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
200 #define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc)
201 #define E1000_RX_DESC(R, i) E1000_GET_DESC(R, i, e1000_rx_desc)
203 /* board specific private data structure */
206 struct timer_list watchdog_timer;
207 struct timer_list phy_info_timer;
208 struct vlan_group *vlgrp;
216 unsigned int total_tx_bytes;
217 unsigned int total_tx_packets;
218 unsigned int total_rx_bytes;
219 unsigned int total_rx_packets;
220 /* Interrupt Throttle Rate */
226 struct work_struct reset_task;
227 struct work_struct watchdog_task;
229 u8 tx_timeout_factor;
230 struct timer_list blink_timer;
231 unsigned long led_status;
234 struct igb_ring *tx_ring; /* One per active queue */
235 unsigned int restart_queue;
236 unsigned long tx_queue_len;
242 u32 tx_timeout_count;
245 struct igb_ring *rx_ring; /* One per active queue */
252 u32 alloc_rx_buff_failed;
260 /* OS defined structs */
261 struct net_device *netdev;
262 struct napi_struct napi;
263 struct pci_dev *pdev;
264 struct net_device_stats net_stats;
266 /* structs defined in e1000_hw.h */
268 struct e1000_hw_stats stats;
269 struct e1000_phy_info phy_info;
270 struct e1000_phy_stats phy_stats;
273 struct igb_ring test_tx_ring;
274 struct igb_ring test_rx_ring;
277 struct msix_entry *msix_entries;
278 u32 eims_enable_mask;
281 /* to not mess up cache alignment, always add to the bottom */
286 /* for ioport free */
290 struct igb_ring *multi_tx_table[IGB_MAX_TX_QUEUES];
291 #ifdef CONFIG_IGB_LRO
292 unsigned int lro_max_aggr;
293 unsigned int lro_aggregated;
294 unsigned int lro_flushed;
295 unsigned int lro_no_desc;
299 #define IGB_FLAG_HAS_MSI (1 << 0)
300 #define IGB_FLAG_MSI_ENABLE (1 << 1)
301 #define IGB_FLAG_HAS_DCA (1 << 2)
302 #define IGB_FLAG_DCA_ENABLED (1 << 3)
303 #define IGB_FLAG_IN_NETPOLL (1 << 5)
304 #define IGB_FLAG_QUAD_PORT_A (1 << 6)
305 #define IGB_FLAG_NEED_CTX_IDX (1 << 7)
317 extern char igb_driver_name[];
318 extern char igb_driver_version[];
320 extern char *igb_get_hw_dev_name(struct e1000_hw *hw);
321 extern int igb_up(struct igb_adapter *);
322 extern void igb_down(struct igb_adapter *);
323 extern void igb_reinit_locked(struct igb_adapter *);
324 extern void igb_reset(struct igb_adapter *);
325 extern int igb_set_spd_dplx(struct igb_adapter *, u16);
326 extern int igb_setup_tx_resources(struct igb_adapter *, struct igb_ring *);
327 extern int igb_setup_rx_resources(struct igb_adapter *, struct igb_ring *);
328 extern void igb_update_stats(struct igb_adapter *);
329 extern void igb_set_ethtool_ops(struct net_device *);