]> pilppa.org Git - linux-2.6-omap-h63xx.git/blob - drivers/net/pcnet32.c
[NET]: Nuke SET_MODULE_OWNER macro.
[linux-2.6-omap-h63xx.git] / drivers / net / pcnet32.c
1 /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
2 /*
3  *      Copyright 1996-1999 Thomas Bogendoerfer
4  *
5  *      Derived from the lance driver written 1993,1994,1995 by Donald Becker.
6  *
7  *      Copyright 1993 United States Government as represented by the
8  *      Director, National Security Agency.
9  *
10  *      This software may be used and distributed according to the terms
11  *      of the GNU General Public License, incorporated herein by reference.
12  *
13  *      This driver is for PCnet32 and PCnetPCI based ethercards
14  */
15 /**************************************************************************
16  *  23 Oct, 2000.
17  *  Fixed a few bugs, related to running the controller in 32bit mode.
18  *
19  *  Carsten Langgaard, carstenl@mips.com
20  *  Copyright (C) 2000 MIPS Technologies, Inc.  All rights reserved.
21  *
22  *************************************************************************/
23
24 #define DRV_NAME        "pcnet32"
25 #ifdef CONFIG_PCNET32_NAPI
26 #define DRV_VERSION     "1.34-NAPI"
27 #else
28 #define DRV_VERSION     "1.34"
29 #endif
30 #define DRV_RELDATE     "14.Aug.2007"
31 #define PFX             DRV_NAME ": "
32
33 static const char *const version =
34     DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
35
36 #include <linux/module.h>
37 #include <linux/kernel.h>
38 #include <linux/string.h>
39 #include <linux/errno.h>
40 #include <linux/ioport.h>
41 #include <linux/slab.h>
42 #include <linux/interrupt.h>
43 #include <linux/pci.h>
44 #include <linux/delay.h>
45 #include <linux/init.h>
46 #include <linux/ethtool.h>
47 #include <linux/mii.h>
48 #include <linux/crc32.h>
49 #include <linux/netdevice.h>
50 #include <linux/etherdevice.h>
51 #include <linux/skbuff.h>
52 #include <linux/spinlock.h>
53 #include <linux/moduleparam.h>
54 #include <linux/bitops.h>
55
56 #include <asm/dma.h>
57 #include <asm/io.h>
58 #include <asm/uaccess.h>
59 #include <asm/irq.h>
60
61 /*
62  * PCI device identifiers for "new style" Linux PCI Device Drivers
63  */
64 static struct pci_device_id pcnet32_pci_tbl[] = {
65         { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
66         { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
67
68         /*
69          * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
70          * the incorrect vendor id.
71          */
72         { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
73           .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
74
75         { }     /* terminate list */
76 };
77
78 MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
79
80 static int cards_found;
81
82 /*
83  * VLB I/O addresses
84  */
85 static unsigned int pcnet32_portlist[] __initdata =
86     { 0x300, 0x320, 0x340, 0x360, 0 };
87
88 static int pcnet32_debug = 0;
89 static int tx_start = 1;        /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
90 static int pcnet32vlb;          /* check for VLB cards ? */
91
92 static struct net_device *pcnet32_dev;
93
94 static int max_interrupt_work = 2;
95 static int rx_copybreak = 200;
96
97 #define PCNET32_PORT_AUI      0x00
98 #define PCNET32_PORT_10BT     0x01
99 #define PCNET32_PORT_GPSI     0x02
100 #define PCNET32_PORT_MII      0x03
101
102 #define PCNET32_PORT_PORTSEL  0x03
103 #define PCNET32_PORT_ASEL     0x04
104 #define PCNET32_PORT_100      0x40
105 #define PCNET32_PORT_FD       0x80
106
107 #define PCNET32_DMA_MASK 0xffffffff
108
109 #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
110 #define PCNET32_BLINK_TIMEOUT   (jiffies + (HZ/4))
111
112 /*
113  * table to translate option values from tulip
114  * to internal options
115  */
116 static const unsigned char options_mapping[] = {
117         PCNET32_PORT_ASEL,                      /*  0 Auto-select      */
118         PCNET32_PORT_AUI,                       /*  1 BNC/AUI          */
119         PCNET32_PORT_AUI,                       /*  2 AUI/BNC          */
120         PCNET32_PORT_ASEL,                      /*  3 not supported    */
121         PCNET32_PORT_10BT | PCNET32_PORT_FD,    /*  4 10baseT-FD       */
122         PCNET32_PORT_ASEL,                      /*  5 not supported    */
123         PCNET32_PORT_ASEL,                      /*  6 not supported    */
124         PCNET32_PORT_ASEL,                      /*  7 not supported    */
125         PCNET32_PORT_ASEL,                      /*  8 not supported    */
126         PCNET32_PORT_MII,                       /*  9 MII 10baseT      */
127         PCNET32_PORT_MII | PCNET32_PORT_FD,     /* 10 MII 10baseT-FD   */
128         PCNET32_PORT_MII,                       /* 11 MII (autosel)    */
129         PCNET32_PORT_10BT,                      /* 12 10BaseT          */
130         PCNET32_PORT_MII | PCNET32_PORT_100,    /* 13 MII 100BaseTx    */
131                                                 /* 14 MII 100BaseTx-FD */
132         PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
133         PCNET32_PORT_ASEL                       /* 15 not supported    */
134 };
135
136 static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
137         "Loopback test  (offline)"
138 };
139
140 #define PCNET32_TEST_LEN (sizeof(pcnet32_gstrings_test) / ETH_GSTRING_LEN)
141
142 #define PCNET32_NUM_REGS 136
143
144 #define MAX_UNITS 8             /* More are supported, limit only on options */
145 static int options[MAX_UNITS];
146 static int full_duplex[MAX_UNITS];
147 static int homepna[MAX_UNITS];
148
149 /*
150  *                              Theory of Operation
151  *
152  * This driver uses the same software structure as the normal lance
153  * driver. So look for a verbose description in lance.c. The differences
154  * to the normal lance driver is the use of the 32bit mode of PCnet32
155  * and PCnetPCI chips. Because these chips are 32bit chips, there is no
156  * 16MB limitation and we don't need bounce buffers.
157  */
158
159 /*
160  * Set the number of Tx and Rx buffers, using Log_2(# buffers).
161  * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
162  * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
163  */
164 #ifndef PCNET32_LOG_TX_BUFFERS
165 #define PCNET32_LOG_TX_BUFFERS          4
166 #define PCNET32_LOG_RX_BUFFERS          5
167 #define PCNET32_LOG_MAX_TX_BUFFERS      9       /* 2^9 == 512 */
168 #define PCNET32_LOG_MAX_RX_BUFFERS      9
169 #endif
170
171 #define TX_RING_SIZE            (1 << (PCNET32_LOG_TX_BUFFERS))
172 #define TX_MAX_RING_SIZE        (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
173
174 #define RX_RING_SIZE            (1 << (PCNET32_LOG_RX_BUFFERS))
175 #define RX_MAX_RING_SIZE        (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
176
177 #define PKT_BUF_SZ              1544
178
179 /* Offsets from base I/O address. */
180 #define PCNET32_WIO_RDP         0x10
181 #define PCNET32_WIO_RAP         0x12
182 #define PCNET32_WIO_RESET       0x14
183 #define PCNET32_WIO_BDP         0x16
184
185 #define PCNET32_DWIO_RDP        0x10
186 #define PCNET32_DWIO_RAP        0x14
187 #define PCNET32_DWIO_RESET      0x18
188 #define PCNET32_DWIO_BDP        0x1C
189
190 #define PCNET32_TOTAL_SIZE      0x20
191
192 #define CSR0            0
193 #define CSR0_INIT       0x1
194 #define CSR0_START      0x2
195 #define CSR0_STOP       0x4
196 #define CSR0_TXPOLL     0x8
197 #define CSR0_INTEN      0x40
198 #define CSR0_IDON       0x0100
199 #define CSR0_NORMAL     (CSR0_START | CSR0_INTEN)
200 #define PCNET32_INIT_LOW        1
201 #define PCNET32_INIT_HIGH       2
202 #define CSR3            3
203 #define CSR4            4
204 #define CSR5            5
205 #define CSR5_SUSPEND    0x0001
206 #define CSR15           15
207 #define PCNET32_MC_FILTER       8
208
209 #define PCNET32_79C970A 0x2621
210
211 /* The PCNET32 Rx and Tx ring descriptors. */
212 struct pcnet32_rx_head {
213         u32     base;
214         s16     buf_length;     /* two`s complement of length */
215         s16     status;
216         u32     msg_length;
217         u32     reserved;
218 };
219
220 struct pcnet32_tx_head {
221         u32     base;
222         s16     length;         /* two`s complement of length */
223         s16     status;
224         u32     misc;
225         u32     reserved;
226 };
227
228 /* The PCNET32 32-Bit initialization block, described in databook. */
229 struct pcnet32_init_block {
230         u16     mode;
231         u16     tlen_rlen;
232         u8      phys_addr[6];
233         u16     reserved;
234         u32     filter[2];
235         /* Receive and transmit ring base, along with extra bits. */
236         u32     rx_ring;
237         u32     tx_ring;
238 };
239
240 /* PCnet32 access functions */
241 struct pcnet32_access {
242         u16     (*read_csr) (unsigned long, int);
243         void    (*write_csr) (unsigned long, int, u16);
244         u16     (*read_bcr) (unsigned long, int);
245         void    (*write_bcr) (unsigned long, int, u16);
246         u16     (*read_rap) (unsigned long);
247         void    (*write_rap) (unsigned long, u16);
248         void    (*reset) (unsigned long);
249 };
250
251 /*
252  * The first field of pcnet32_private is read by the ethernet device
253  * so the structure should be allocated using pci_alloc_consistent().
254  */
255 struct pcnet32_private {
256         struct pcnet32_init_block *init_block;
257         /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
258         struct pcnet32_rx_head  *rx_ring;
259         struct pcnet32_tx_head  *tx_ring;
260         dma_addr_t              init_dma_addr;/* DMA address of beginning of the init block,
261                                    returned by pci_alloc_consistent */
262         struct pci_dev          *pci_dev;
263         const char              *name;
264         /* The saved address of a sent-in-place packet/buffer, for skfree(). */
265         struct sk_buff          **tx_skbuff;
266         struct sk_buff          **rx_skbuff;
267         dma_addr_t              *tx_dma_addr;
268         dma_addr_t              *rx_dma_addr;
269         struct pcnet32_access   a;
270         spinlock_t              lock;           /* Guard lock */
271         unsigned int            cur_rx, cur_tx; /* The next free ring entry */
272         unsigned int            rx_ring_size;   /* current rx ring size */
273         unsigned int            tx_ring_size;   /* current tx ring size */
274         unsigned int            rx_mod_mask;    /* rx ring modular mask */
275         unsigned int            tx_mod_mask;    /* tx ring modular mask */
276         unsigned short          rx_len_bits;
277         unsigned short          tx_len_bits;
278         dma_addr_t              rx_ring_dma_addr;
279         dma_addr_t              tx_ring_dma_addr;
280         unsigned int            dirty_rx,       /* ring entries to be freed. */
281                                 dirty_tx;
282
283         struct net_device       *dev;
284         struct napi_struct      napi;
285         struct net_device_stats stats;
286         char                    tx_full;
287         char                    phycount;       /* number of phys found */
288         int                     options;
289         unsigned int            shared_irq:1,   /* shared irq possible */
290                                 dxsuflo:1,   /* disable transmit stop on uflo */
291                                 mii:1;          /* mii port available */
292         struct net_device       *next;
293         struct mii_if_info      mii_if;
294         struct timer_list       watchdog_timer;
295         struct timer_list       blink_timer;
296         u32                     msg_enable;     /* debug message level */
297
298         /* each bit indicates an available PHY */
299         u32                     phymask;
300         unsigned short          chip_version;   /* which variant this is */
301 };
302
303 static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
304 static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
305 static int pcnet32_open(struct net_device *);
306 static int pcnet32_init_ring(struct net_device *);
307 static int pcnet32_start_xmit(struct sk_buff *, struct net_device *);
308 static void pcnet32_tx_timeout(struct net_device *dev);
309 static irqreturn_t pcnet32_interrupt(int, void *);
310 static int pcnet32_close(struct net_device *);
311 static struct net_device_stats *pcnet32_get_stats(struct net_device *);
312 static void pcnet32_load_multicast(struct net_device *dev);
313 static void pcnet32_set_multicast_list(struct net_device *);
314 static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
315 static void pcnet32_watchdog(struct net_device *);
316 static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
317 static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
318                        int val);
319 static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
320 static void pcnet32_ethtool_test(struct net_device *dev,
321                                  struct ethtool_test *eth_test, u64 * data);
322 static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
323 static int pcnet32_phys_id(struct net_device *dev, u32 data);
324 static void pcnet32_led_blink_callback(struct net_device *dev);
325 static int pcnet32_get_regs_len(struct net_device *dev);
326 static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
327                              void *ptr);
328 static void pcnet32_purge_tx_ring(struct net_device *dev);
329 static int pcnet32_alloc_ring(struct net_device *dev, char *name);
330 static void pcnet32_free_ring(struct net_device *dev);
331 static void pcnet32_check_media(struct net_device *dev, int verbose);
332
333 static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
334 {
335         outw(index, addr + PCNET32_WIO_RAP);
336         return inw(addr + PCNET32_WIO_RDP);
337 }
338
339 static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
340 {
341         outw(index, addr + PCNET32_WIO_RAP);
342         outw(val, addr + PCNET32_WIO_RDP);
343 }
344
345 static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
346 {
347         outw(index, addr + PCNET32_WIO_RAP);
348         return inw(addr + PCNET32_WIO_BDP);
349 }
350
351 static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
352 {
353         outw(index, addr + PCNET32_WIO_RAP);
354         outw(val, addr + PCNET32_WIO_BDP);
355 }
356
357 static u16 pcnet32_wio_read_rap(unsigned long addr)
358 {
359         return inw(addr + PCNET32_WIO_RAP);
360 }
361
362 static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
363 {
364         outw(val, addr + PCNET32_WIO_RAP);
365 }
366
367 static void pcnet32_wio_reset(unsigned long addr)
368 {
369         inw(addr + PCNET32_WIO_RESET);
370 }
371
372 static int pcnet32_wio_check(unsigned long addr)
373 {
374         outw(88, addr + PCNET32_WIO_RAP);
375         return (inw(addr + PCNET32_WIO_RAP) == 88);
376 }
377
378 static struct pcnet32_access pcnet32_wio = {
379         .read_csr = pcnet32_wio_read_csr,
380         .write_csr = pcnet32_wio_write_csr,
381         .read_bcr = pcnet32_wio_read_bcr,
382         .write_bcr = pcnet32_wio_write_bcr,
383         .read_rap = pcnet32_wio_read_rap,
384         .write_rap = pcnet32_wio_write_rap,
385         .reset = pcnet32_wio_reset
386 };
387
388 static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
389 {
390         outl(index, addr + PCNET32_DWIO_RAP);
391         return (inl(addr + PCNET32_DWIO_RDP) & 0xffff);
392 }
393
394 static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
395 {
396         outl(index, addr + PCNET32_DWIO_RAP);
397         outl(val, addr + PCNET32_DWIO_RDP);
398 }
399
400 static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
401 {
402         outl(index, addr + PCNET32_DWIO_RAP);
403         return (inl(addr + PCNET32_DWIO_BDP) & 0xffff);
404 }
405
406 static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
407 {
408         outl(index, addr + PCNET32_DWIO_RAP);
409         outl(val, addr + PCNET32_DWIO_BDP);
410 }
411
412 static u16 pcnet32_dwio_read_rap(unsigned long addr)
413 {
414         return (inl(addr + PCNET32_DWIO_RAP) & 0xffff);
415 }
416
417 static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
418 {
419         outl(val, addr + PCNET32_DWIO_RAP);
420 }
421
422 static void pcnet32_dwio_reset(unsigned long addr)
423 {
424         inl(addr + PCNET32_DWIO_RESET);
425 }
426
427 static int pcnet32_dwio_check(unsigned long addr)
428 {
429         outl(88, addr + PCNET32_DWIO_RAP);
430         return ((inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88);
431 }
432
433 static struct pcnet32_access pcnet32_dwio = {
434         .read_csr = pcnet32_dwio_read_csr,
435         .write_csr = pcnet32_dwio_write_csr,
436         .read_bcr = pcnet32_dwio_read_bcr,
437         .write_bcr = pcnet32_dwio_write_bcr,
438         .read_rap = pcnet32_dwio_read_rap,
439         .write_rap = pcnet32_dwio_write_rap,
440         .reset = pcnet32_dwio_reset
441 };
442
443 static void pcnet32_netif_stop(struct net_device *dev)
444 {
445         struct pcnet32_private *lp = netdev_priv(dev);
446         dev->trans_start = jiffies;
447 #ifdef CONFIG_PCNET32_NAPI
448         napi_disable(&lp->napi);
449 #endif
450         netif_tx_disable(dev);
451 }
452
453 static void pcnet32_netif_start(struct net_device *dev)
454 {
455         struct pcnet32_private *lp = netdev_priv(dev);
456         netif_wake_queue(dev);
457 #ifdef CONFIG_PCNET32_NAPI
458         napi_enable(&lp->napi);
459 #endif
460 }
461
462 /*
463  * Allocate space for the new sized tx ring.
464  * Free old resources
465  * Save new resources.
466  * Any failure keeps old resources.
467  * Must be called with lp->lock held.
468  */
469 static void pcnet32_realloc_tx_ring(struct net_device *dev,
470                                     struct pcnet32_private *lp,
471                                     unsigned int size)
472 {
473         dma_addr_t new_ring_dma_addr;
474         dma_addr_t *new_dma_addr_list;
475         struct pcnet32_tx_head *new_tx_ring;
476         struct sk_buff **new_skb_list;
477
478         pcnet32_purge_tx_ring(dev);
479
480         new_tx_ring = pci_alloc_consistent(lp->pci_dev,
481                                            sizeof(struct pcnet32_tx_head) *
482                                            (1 << size),
483                                            &new_ring_dma_addr);
484         if (new_tx_ring == NULL) {
485                 if (netif_msg_drv(lp))
486                         printk("\n" KERN_ERR
487                                "%s: Consistent memory allocation failed.\n",
488                                dev->name);
489                 return;
490         }
491         memset(new_tx_ring, 0, sizeof(struct pcnet32_tx_head) * (1 << size));
492
493         new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
494                                 GFP_ATOMIC);
495         if (!new_dma_addr_list) {
496                 if (netif_msg_drv(lp))
497                         printk("\n" KERN_ERR
498                                "%s: Memory allocation failed.\n", dev->name);
499                 goto free_new_tx_ring;
500         }
501
502         new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
503                                 GFP_ATOMIC);
504         if (!new_skb_list) {
505                 if (netif_msg_drv(lp))
506                         printk("\n" KERN_ERR
507                                "%s: Memory allocation failed.\n", dev->name);
508                 goto free_new_lists;
509         }
510
511         kfree(lp->tx_skbuff);
512         kfree(lp->tx_dma_addr);
513         pci_free_consistent(lp->pci_dev,
514                             sizeof(struct pcnet32_tx_head) *
515                             lp->tx_ring_size, lp->tx_ring,
516                             lp->tx_ring_dma_addr);
517
518         lp->tx_ring_size = (1 << size);
519         lp->tx_mod_mask = lp->tx_ring_size - 1;
520         lp->tx_len_bits = (size << 12);
521         lp->tx_ring = new_tx_ring;
522         lp->tx_ring_dma_addr = new_ring_dma_addr;
523         lp->tx_dma_addr = new_dma_addr_list;
524         lp->tx_skbuff = new_skb_list;
525         return;
526
527     free_new_lists:
528         kfree(new_dma_addr_list);
529     free_new_tx_ring:
530         pci_free_consistent(lp->pci_dev,
531                             sizeof(struct pcnet32_tx_head) *
532                             (1 << size),
533                             new_tx_ring,
534                             new_ring_dma_addr);
535         return;
536 }
537
538 /*
539  * Allocate space for the new sized rx ring.
540  * Re-use old receive buffers.
541  *   alloc extra buffers
542  *   free unneeded buffers
543  *   free unneeded buffers
544  * Save new resources.
545  * Any failure keeps old resources.
546  * Must be called with lp->lock held.
547  */
548 static void pcnet32_realloc_rx_ring(struct net_device *dev,
549                                     struct pcnet32_private *lp,
550                                     unsigned int size)
551 {
552         dma_addr_t new_ring_dma_addr;
553         dma_addr_t *new_dma_addr_list;
554         struct pcnet32_rx_head *new_rx_ring;
555         struct sk_buff **new_skb_list;
556         int new, overlap;
557
558         new_rx_ring = pci_alloc_consistent(lp->pci_dev,
559                                            sizeof(struct pcnet32_rx_head) *
560                                            (1 << size),
561                                            &new_ring_dma_addr);
562         if (new_rx_ring == NULL) {
563                 if (netif_msg_drv(lp))
564                         printk("\n" KERN_ERR
565                                "%s: Consistent memory allocation failed.\n",
566                                dev->name);
567                 return;
568         }
569         memset(new_rx_ring, 0, sizeof(struct pcnet32_rx_head) * (1 << size));
570
571         new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
572                                 GFP_ATOMIC);
573         if (!new_dma_addr_list) {
574                 if (netif_msg_drv(lp))
575                         printk("\n" KERN_ERR
576                                "%s: Memory allocation failed.\n", dev->name);
577                 goto free_new_rx_ring;
578         }
579
580         new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
581                                 GFP_ATOMIC);
582         if (!new_skb_list) {
583                 if (netif_msg_drv(lp))
584                         printk("\n" KERN_ERR
585                                "%s: Memory allocation failed.\n", dev->name);
586                 goto free_new_lists;
587         }
588
589         /* first copy the current receive buffers */
590         overlap = min(size, lp->rx_ring_size);
591         for (new = 0; new < overlap; new++) {
592                 new_rx_ring[new] = lp->rx_ring[new];
593                 new_dma_addr_list[new] = lp->rx_dma_addr[new];
594                 new_skb_list[new] = lp->rx_skbuff[new];
595         }
596         /* now allocate any new buffers needed */
597         for (; new < size; new++ ) {
598                 struct sk_buff *rx_skbuff;
599                 new_skb_list[new] = dev_alloc_skb(PKT_BUF_SZ);
600                 if (!(rx_skbuff = new_skb_list[new])) {
601                         /* keep the original lists and buffers */
602                         if (netif_msg_drv(lp))
603                                 printk(KERN_ERR
604                                        "%s: pcnet32_realloc_rx_ring dev_alloc_skb failed.\n",
605                                        dev->name);
606                         goto free_all_new;
607                 }
608                 skb_reserve(rx_skbuff, 2);
609
610                 new_dma_addr_list[new] =
611                             pci_map_single(lp->pci_dev, rx_skbuff->data,
612                                            PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
613                 new_rx_ring[new].base = (u32) le32_to_cpu(new_dma_addr_list[new]);
614                 new_rx_ring[new].buf_length = le16_to_cpu(2 - PKT_BUF_SZ);
615                 new_rx_ring[new].status = le16_to_cpu(0x8000);
616         }
617         /* and free any unneeded buffers */
618         for (; new < lp->rx_ring_size; new++) {
619                 if (lp->rx_skbuff[new]) {
620                         pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[new],
621                                          PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
622                         dev_kfree_skb(lp->rx_skbuff[new]);
623                 }
624         }
625
626         kfree(lp->rx_skbuff);
627         kfree(lp->rx_dma_addr);
628         pci_free_consistent(lp->pci_dev,
629                             sizeof(struct pcnet32_rx_head) *
630                             lp->rx_ring_size, lp->rx_ring,
631                             lp->rx_ring_dma_addr);
632
633         lp->rx_ring_size = (1 << size);
634         lp->rx_mod_mask = lp->rx_ring_size - 1;
635         lp->rx_len_bits = (size << 4);
636         lp->rx_ring = new_rx_ring;
637         lp->rx_ring_dma_addr = new_ring_dma_addr;
638         lp->rx_dma_addr = new_dma_addr_list;
639         lp->rx_skbuff = new_skb_list;
640         return;
641
642     free_all_new:
643         for (; --new >= lp->rx_ring_size; ) {
644                 if (new_skb_list[new]) {
645                         pci_unmap_single(lp->pci_dev, new_dma_addr_list[new],
646                                          PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
647                         dev_kfree_skb(new_skb_list[new]);
648                 }
649         }
650         kfree(new_skb_list);
651     free_new_lists:
652         kfree(new_dma_addr_list);
653     free_new_rx_ring:
654         pci_free_consistent(lp->pci_dev,
655                             sizeof(struct pcnet32_rx_head) *
656                             (1 << size),
657                             new_rx_ring,
658                             new_ring_dma_addr);
659         return;
660 }
661
662 static void pcnet32_purge_rx_ring(struct net_device *dev)
663 {
664         struct pcnet32_private *lp = netdev_priv(dev);
665         int i;
666
667         /* free all allocated skbuffs */
668         for (i = 0; i < lp->rx_ring_size; i++) {
669                 lp->rx_ring[i].status = 0;      /* CPU owns buffer */
670                 wmb();          /* Make sure adapter sees owner change */
671                 if (lp->rx_skbuff[i]) {
672                         pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i],
673                                          PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
674                         dev_kfree_skb_any(lp->rx_skbuff[i]);
675                 }
676                 lp->rx_skbuff[i] = NULL;
677                 lp->rx_dma_addr[i] = 0;
678         }
679 }
680
681 #ifdef CONFIG_NET_POLL_CONTROLLER
682 static void pcnet32_poll_controller(struct net_device *dev)
683 {
684         disable_irq(dev->irq);
685         pcnet32_interrupt(0, dev);
686         enable_irq(dev->irq);
687 }
688 #endif
689
690 static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
691 {
692         struct pcnet32_private *lp = netdev_priv(dev);
693         unsigned long flags;
694         int r = -EOPNOTSUPP;
695
696         if (lp->mii) {
697                 spin_lock_irqsave(&lp->lock, flags);
698                 mii_ethtool_gset(&lp->mii_if, cmd);
699                 spin_unlock_irqrestore(&lp->lock, flags);
700                 r = 0;
701         }
702         return r;
703 }
704
705 static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
706 {
707         struct pcnet32_private *lp = netdev_priv(dev);
708         unsigned long flags;
709         int r = -EOPNOTSUPP;
710
711         if (lp->mii) {
712                 spin_lock_irqsave(&lp->lock, flags);
713                 r = mii_ethtool_sset(&lp->mii_if, cmd);
714                 spin_unlock_irqrestore(&lp->lock, flags);
715         }
716         return r;
717 }
718
719 static void pcnet32_get_drvinfo(struct net_device *dev,
720                                 struct ethtool_drvinfo *info)
721 {
722         struct pcnet32_private *lp = netdev_priv(dev);
723
724         strcpy(info->driver, DRV_NAME);
725         strcpy(info->version, DRV_VERSION);
726         if (lp->pci_dev)
727                 strcpy(info->bus_info, pci_name(lp->pci_dev));
728         else
729                 sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
730 }
731
732 static u32 pcnet32_get_link(struct net_device *dev)
733 {
734         struct pcnet32_private *lp = netdev_priv(dev);
735         unsigned long flags;
736         int r;
737
738         spin_lock_irqsave(&lp->lock, flags);
739         if (lp->mii) {
740                 r = mii_link_ok(&lp->mii_if);
741         } else if (lp->chip_version >= PCNET32_79C970A) {
742                 ulong ioaddr = dev->base_addr;  /* card base I/O address */
743                 r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
744         } else {        /* can not detect link on really old chips */
745                 r = 1;
746         }
747         spin_unlock_irqrestore(&lp->lock, flags);
748
749         return r;
750 }
751
752 static u32 pcnet32_get_msglevel(struct net_device *dev)
753 {
754         struct pcnet32_private *lp = netdev_priv(dev);
755         return lp->msg_enable;
756 }
757
758 static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
759 {
760         struct pcnet32_private *lp = netdev_priv(dev);
761         lp->msg_enable = value;
762 }
763
764 static int pcnet32_nway_reset(struct net_device *dev)
765 {
766         struct pcnet32_private *lp = netdev_priv(dev);
767         unsigned long flags;
768         int r = -EOPNOTSUPP;
769
770         if (lp->mii) {
771                 spin_lock_irqsave(&lp->lock, flags);
772                 r = mii_nway_restart(&lp->mii_if);
773                 spin_unlock_irqrestore(&lp->lock, flags);
774         }
775         return r;
776 }
777
778 static void pcnet32_get_ringparam(struct net_device *dev,
779                                   struct ethtool_ringparam *ering)
780 {
781         struct pcnet32_private *lp = netdev_priv(dev);
782
783         ering->tx_max_pending = TX_MAX_RING_SIZE;
784         ering->tx_pending = lp->tx_ring_size;
785         ering->rx_max_pending = RX_MAX_RING_SIZE;
786         ering->rx_pending = lp->rx_ring_size;
787 }
788
789 static int pcnet32_set_ringparam(struct net_device *dev,
790                                  struct ethtool_ringparam *ering)
791 {
792         struct pcnet32_private *lp = netdev_priv(dev);
793         unsigned long flags;
794         unsigned int size;
795         ulong ioaddr = dev->base_addr;
796         int i;
797
798         if (ering->rx_mini_pending || ering->rx_jumbo_pending)
799                 return -EINVAL;
800
801         if (netif_running(dev))
802                 pcnet32_netif_stop(dev);
803
804         spin_lock_irqsave(&lp->lock, flags);
805         lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);       /* stop the chip */
806
807         size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
808
809         /* set the minimum ring size to 4, to allow the loopback test to work
810          * unchanged.
811          */
812         for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
813                 if (size <= (1 << i))
814                         break;
815         }
816         if ((1 << i) != lp->tx_ring_size)
817                 pcnet32_realloc_tx_ring(dev, lp, i);
818
819         size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
820         for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
821                 if (size <= (1 << i))
822                         break;
823         }
824         if ((1 << i) != lp->rx_ring_size)
825                 pcnet32_realloc_rx_ring(dev, lp, i);
826
827         lp->napi.weight = lp->rx_ring_size / 2;
828
829         if (netif_running(dev)) {
830                 pcnet32_netif_start(dev);
831                 pcnet32_restart(dev, CSR0_NORMAL);
832         }
833
834         spin_unlock_irqrestore(&lp->lock, flags);
835
836         if (netif_msg_drv(lp))
837                 printk(KERN_INFO
838                        "%s: Ring Param Settings: RX: %d, TX: %d\n", dev->name,
839                        lp->rx_ring_size, lp->tx_ring_size);
840
841         return 0;
842 }
843
844 static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
845                                 u8 * data)
846 {
847         memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
848 }
849
850 static int pcnet32_self_test_count(struct net_device *dev)
851 {
852         return PCNET32_TEST_LEN;
853 }
854
855 static void pcnet32_ethtool_test(struct net_device *dev,
856                                  struct ethtool_test *test, u64 * data)
857 {
858         struct pcnet32_private *lp = netdev_priv(dev);
859         int rc;
860
861         if (test->flags == ETH_TEST_FL_OFFLINE) {
862                 rc = pcnet32_loopback_test(dev, data);
863                 if (rc) {
864                         if (netif_msg_hw(lp))
865                                 printk(KERN_DEBUG "%s: Loopback test failed.\n",
866                                        dev->name);
867                         test->flags |= ETH_TEST_FL_FAILED;
868                 } else if (netif_msg_hw(lp))
869                         printk(KERN_DEBUG "%s: Loopback test passed.\n",
870                                dev->name);
871         } else if (netif_msg_hw(lp))
872                 printk(KERN_DEBUG
873                        "%s: No tests to run (specify 'Offline' on ethtool).",
874                        dev->name);
875 }                               /* end pcnet32_ethtool_test */
876
877 static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
878 {
879         struct pcnet32_private *lp = netdev_priv(dev);
880         struct pcnet32_access *a = &lp->a;      /* access to registers */
881         ulong ioaddr = dev->base_addr;  /* card base I/O address */
882         struct sk_buff *skb;    /* sk buff */
883         int x, i;               /* counters */
884         int numbuffs = 4;       /* number of TX/RX buffers and descs */
885         u16 status = 0x8300;    /* TX ring status */
886         u16 teststatus;         /* test of ring status */
887         int rc;                 /* return code */
888         int size;               /* size of packets */
889         unsigned char *packet;  /* source packet data */
890         static const int data_len = 60; /* length of source packets */
891         unsigned long flags;
892         unsigned long ticks;
893
894         rc = 1;                 /* default to fail */
895
896         if (netif_running(dev))
897 #ifdef CONFIG_PCNET32_NAPI
898                 pcnet32_netif_stop(dev);
899 #else
900                 pcnet32_close(dev);
901 #endif
902
903         spin_lock_irqsave(&lp->lock, flags);
904         lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);       /* stop the chip */
905
906         numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
907
908         /* Reset the PCNET32 */
909         lp->a.reset(ioaddr);
910         lp->a.write_csr(ioaddr, CSR4, 0x0915);  /* auto tx pad */
911
912         /* switch pcnet32 to 32bit mode */
913         lp->a.write_bcr(ioaddr, 20, 2);
914
915         /* purge & init rings but don't actually restart */
916         pcnet32_restart(dev, 0x0000);
917
918         lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);       /* Set STOP bit */
919
920         /* Initialize Transmit buffers. */
921         size = data_len + 15;
922         for (x = 0; x < numbuffs; x++) {
923                 if (!(skb = dev_alloc_skb(size))) {
924                         if (netif_msg_hw(lp))
925                                 printk(KERN_DEBUG
926                                        "%s: Cannot allocate skb at line: %d!\n",
927                                        dev->name, __LINE__);
928                         goto clean_up;
929                 } else {
930                         packet = skb->data;
931                         skb_put(skb, size);     /* create space for data */
932                         lp->tx_skbuff[x] = skb;
933                         lp->tx_ring[x].length = le16_to_cpu(-skb->len);
934                         lp->tx_ring[x].misc = 0;
935
936                         /* put DA and SA into the skb */
937                         for (i = 0; i < 6; i++)
938                                 *packet++ = dev->dev_addr[i];
939                         for (i = 0; i < 6; i++)
940                                 *packet++ = dev->dev_addr[i];
941                         /* type */
942                         *packet++ = 0x08;
943                         *packet++ = 0x06;
944                         /* packet number */
945                         *packet++ = x;
946                         /* fill packet with data */
947                         for (i = 0; i < data_len; i++)
948                                 *packet++ = i;
949
950                         lp->tx_dma_addr[x] =
951                             pci_map_single(lp->pci_dev, skb->data, skb->len,
952                                            PCI_DMA_TODEVICE);
953                         lp->tx_ring[x].base =
954                             (u32) le32_to_cpu(lp->tx_dma_addr[x]);
955                         wmb();  /* Make sure owner changes after all others are visible */
956                         lp->tx_ring[x].status = le16_to_cpu(status);
957                 }
958         }
959
960         x = a->read_bcr(ioaddr, 32);    /* set internal loopback in BCR32 */
961         a->write_bcr(ioaddr, 32, x | 0x0002);
962
963         /* set int loopback in CSR15 */
964         x = a->read_csr(ioaddr, CSR15) & 0xfffc;
965         lp->a.write_csr(ioaddr, CSR15, x | 0x0044);
966
967         teststatus = le16_to_cpu(0x8000);
968         lp->a.write_csr(ioaddr, CSR0, CSR0_START);      /* Set STRT bit */
969
970         /* Check status of descriptors */
971         for (x = 0; x < numbuffs; x++) {
972                 ticks = 0;
973                 rmb();
974                 while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
975                         spin_unlock_irqrestore(&lp->lock, flags);
976                         msleep(1);
977                         spin_lock_irqsave(&lp->lock, flags);
978                         rmb();
979                         ticks++;
980                 }
981                 if (ticks == 200) {
982                         if (netif_msg_hw(lp))
983                                 printk("%s: Desc %d failed to reset!\n",
984                                        dev->name, x);
985                         break;
986                 }
987         }
988
989         lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);       /* Set STOP bit */
990         wmb();
991         if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
992                 printk(KERN_DEBUG "%s: RX loopback packets:\n", dev->name);
993
994                 for (x = 0; x < numbuffs; x++) {
995                         printk(KERN_DEBUG "%s: Packet %d:\n", dev->name, x);
996                         skb = lp->rx_skbuff[x];
997                         for (i = 0; i < size; i++) {
998                                 printk("%02x ", *(skb->data + i));
999                         }
1000                         printk("\n");
1001                 }
1002         }
1003
1004         x = 0;
1005         rc = 0;
1006         while (x < numbuffs && !rc) {
1007                 skb = lp->rx_skbuff[x];
1008                 packet = lp->tx_skbuff[x]->data;
1009                 for (i = 0; i < size; i++) {
1010                         if (*(skb->data + i) != packet[i]) {
1011                                 if (netif_msg_hw(lp))
1012                                         printk(KERN_DEBUG
1013                                                "%s: Error in compare! %2x - %02x %02x\n",
1014                                                dev->name, i, *(skb->data + i),
1015                                                packet[i]);
1016                                 rc = 1;
1017                                 break;
1018                         }
1019                 }
1020                 x++;
1021         }
1022
1023       clean_up:
1024         *data1 = rc;
1025         pcnet32_purge_tx_ring(dev);
1026
1027         x = a->read_csr(ioaddr, CSR15);
1028         a->write_csr(ioaddr, CSR15, (x & ~0x0044));     /* reset bits 6 and 2 */
1029
1030         x = a->read_bcr(ioaddr, 32);    /* reset internal loopback */
1031         a->write_bcr(ioaddr, 32, (x & ~0x0002));
1032
1033 #ifdef CONFIG_PCNET32_NAPI
1034         if (netif_running(dev)) {
1035                 pcnet32_netif_start(dev);
1036                 pcnet32_restart(dev, CSR0_NORMAL);
1037         } else {
1038                 pcnet32_purge_rx_ring(dev);
1039                 lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
1040         }
1041         spin_unlock_irqrestore(&lp->lock, flags);
1042 #else
1043         if (netif_running(dev)) {
1044                 spin_unlock_irqrestore(&lp->lock, flags);
1045                 pcnet32_open(dev);
1046         } else {
1047                 pcnet32_purge_rx_ring(dev);
1048                 lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
1049                 spin_unlock_irqrestore(&lp->lock, flags);
1050         }
1051 #endif
1052
1053         return (rc);
1054 }                               /* end pcnet32_loopback_test  */
1055
1056 static void pcnet32_led_blink_callback(struct net_device *dev)
1057 {
1058         struct pcnet32_private *lp = netdev_priv(dev);
1059         struct pcnet32_access *a = &lp->a;
1060         ulong ioaddr = dev->base_addr;
1061         unsigned long flags;
1062         int i;
1063
1064         spin_lock_irqsave(&lp->lock, flags);
1065         for (i = 4; i < 8; i++) {
1066                 a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
1067         }
1068         spin_unlock_irqrestore(&lp->lock, flags);
1069
1070         mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
1071 }
1072
1073 static int pcnet32_phys_id(struct net_device *dev, u32 data)
1074 {
1075         struct pcnet32_private *lp = netdev_priv(dev);
1076         struct pcnet32_access *a = &lp->a;
1077         ulong ioaddr = dev->base_addr;
1078         unsigned long flags;
1079         int i, regs[4];
1080
1081         if (!lp->blink_timer.function) {
1082                 init_timer(&lp->blink_timer);
1083                 lp->blink_timer.function = (void *)pcnet32_led_blink_callback;
1084                 lp->blink_timer.data = (unsigned long)dev;
1085         }
1086
1087         /* Save the current value of the bcrs */
1088         spin_lock_irqsave(&lp->lock, flags);
1089         for (i = 4; i < 8; i++) {
1090                 regs[i - 4] = a->read_bcr(ioaddr, i);
1091         }
1092         spin_unlock_irqrestore(&lp->lock, flags);
1093
1094         mod_timer(&lp->blink_timer, jiffies);
1095         set_current_state(TASK_INTERRUPTIBLE);
1096
1097         if ((!data) || (data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)))
1098                 data = (u32) (MAX_SCHEDULE_TIMEOUT / HZ);
1099
1100         msleep_interruptible(data * 1000);
1101         del_timer_sync(&lp->blink_timer);
1102
1103         /* Restore the original value of the bcrs */
1104         spin_lock_irqsave(&lp->lock, flags);
1105         for (i = 4; i < 8; i++) {
1106                 a->write_bcr(ioaddr, i, regs[i - 4]);
1107         }
1108         spin_unlock_irqrestore(&lp->lock, flags);
1109
1110         return 0;
1111 }
1112
1113 /*
1114  * lp->lock must be held.
1115  */
1116 static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
1117                 int can_sleep)
1118 {
1119         int csr5;
1120         struct pcnet32_private *lp = netdev_priv(dev);
1121         struct pcnet32_access *a = &lp->a;
1122         ulong ioaddr = dev->base_addr;
1123         int ticks;
1124
1125         /* really old chips have to be stopped. */
1126         if (lp->chip_version < PCNET32_79C970A)
1127                 return 0;
1128
1129         /* set SUSPEND (SPND) - CSR5 bit 0 */
1130         csr5 = a->read_csr(ioaddr, CSR5);
1131         a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
1132
1133         /* poll waiting for bit to be set */
1134         ticks = 0;
1135         while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
1136                 spin_unlock_irqrestore(&lp->lock, *flags);
1137                 if (can_sleep)
1138                         msleep(1);
1139                 else
1140                         mdelay(1);
1141                 spin_lock_irqsave(&lp->lock, *flags);
1142                 ticks++;
1143                 if (ticks > 200) {
1144                         if (netif_msg_hw(lp))
1145                                 printk(KERN_DEBUG
1146                                        "%s: Error getting into suspend!\n",
1147                                        dev->name);
1148                         return 0;
1149                 }
1150         }
1151         return 1;
1152 }
1153
1154 /*
1155  * process one receive descriptor entry
1156  */
1157
1158 static void pcnet32_rx_entry(struct net_device *dev,
1159                              struct pcnet32_private *lp,
1160                              struct pcnet32_rx_head *rxp,
1161                              int entry)
1162 {
1163         int status = (short)le16_to_cpu(rxp->status) >> 8;
1164         int rx_in_place = 0;
1165         struct sk_buff *skb;
1166         short pkt_len;
1167
1168         if (status != 0x03) {   /* There was an error. */
1169                 /*
1170                  * There is a tricky error noted by John Murphy,
1171                  * <murf@perftech.com> to Russ Nelson: Even with full-sized
1172                  * buffers it's possible for a jabber packet to use two
1173                  * buffers, with only the last correctly noting the error.
1174                  */
1175                 if (status & 0x01)      /* Only count a general error at the */
1176                         lp->stats.rx_errors++;  /* end of a packet. */
1177                 if (status & 0x20)
1178                         lp->stats.rx_frame_errors++;
1179                 if (status & 0x10)
1180                         lp->stats.rx_over_errors++;
1181                 if (status & 0x08)
1182                         lp->stats.rx_crc_errors++;
1183                 if (status & 0x04)
1184                         lp->stats.rx_fifo_errors++;
1185                 return;
1186         }
1187
1188         pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
1189
1190         /* Discard oversize frames. */
1191         if (unlikely(pkt_len > PKT_BUF_SZ - 2)) {
1192                 if (netif_msg_drv(lp))
1193                         printk(KERN_ERR "%s: Impossible packet size %d!\n",
1194                                dev->name, pkt_len);
1195                 lp->stats.rx_errors++;
1196                 return;
1197         }
1198         if (pkt_len < 60) {
1199                 if (netif_msg_rx_err(lp))
1200                         printk(KERN_ERR "%s: Runt packet!\n", dev->name);
1201                 lp->stats.rx_errors++;
1202                 return;
1203         }
1204
1205         if (pkt_len > rx_copybreak) {
1206                 struct sk_buff *newskb;
1207
1208                 if ((newskb = dev_alloc_skb(PKT_BUF_SZ))) {
1209                         skb_reserve(newskb, 2);
1210                         skb = lp->rx_skbuff[entry];
1211                         pci_unmap_single(lp->pci_dev,
1212                                          lp->rx_dma_addr[entry],
1213                                          PKT_BUF_SZ - 2,
1214                                          PCI_DMA_FROMDEVICE);
1215                         skb_put(skb, pkt_len);
1216                         lp->rx_skbuff[entry] = newskb;
1217                         lp->rx_dma_addr[entry] =
1218                                             pci_map_single(lp->pci_dev,
1219                                                            newskb->data,
1220                                                            PKT_BUF_SZ - 2,
1221                                                            PCI_DMA_FROMDEVICE);
1222                         rxp->base = le32_to_cpu(lp->rx_dma_addr[entry]);
1223                         rx_in_place = 1;
1224                 } else
1225                         skb = NULL;
1226         } else {
1227                 skb = dev_alloc_skb(pkt_len + 2);
1228         }
1229
1230         if (skb == NULL) {
1231                 if (netif_msg_drv(lp))
1232                         printk(KERN_ERR
1233                                "%s: Memory squeeze, dropping packet.\n",
1234                                dev->name);
1235                 lp->stats.rx_dropped++;
1236                 return;
1237         }
1238         skb->dev = dev;
1239         if (!rx_in_place) {
1240                 skb_reserve(skb, 2);    /* 16 byte align */
1241                 skb_put(skb, pkt_len);  /* Make room */
1242                 pci_dma_sync_single_for_cpu(lp->pci_dev,
1243                                             lp->rx_dma_addr[entry],
1244                                             pkt_len,
1245                                             PCI_DMA_FROMDEVICE);
1246                 skb_copy_to_linear_data(skb,
1247                                  (unsigned char *)(lp->rx_skbuff[entry]->data),
1248                                  pkt_len);
1249                 pci_dma_sync_single_for_device(lp->pci_dev,
1250                                                lp->rx_dma_addr[entry],
1251                                                pkt_len,
1252                                                PCI_DMA_FROMDEVICE);
1253         }
1254         lp->stats.rx_bytes += skb->len;
1255         skb->protocol = eth_type_trans(skb, dev);
1256 #ifdef CONFIG_PCNET32_NAPI
1257         netif_receive_skb(skb);
1258 #else
1259         netif_rx(skb);
1260 #endif
1261         dev->last_rx = jiffies;
1262         lp->stats.rx_packets++;
1263         return;
1264 }
1265
1266 static int pcnet32_rx(struct net_device *dev, int budget)
1267 {
1268         struct pcnet32_private *lp = netdev_priv(dev);
1269         int entry = lp->cur_rx & lp->rx_mod_mask;
1270         struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
1271         int npackets = 0;
1272
1273         /* If we own the next entry, it's a new packet. Send it up. */
1274         while (npackets < budget && (short)le16_to_cpu(rxp->status) >= 0) {
1275                 pcnet32_rx_entry(dev, lp, rxp, entry);
1276                 npackets += 1;
1277                 /*
1278                  * The docs say that the buffer length isn't touched, but Andrew
1279                  * Boyd of QNX reports that some revs of the 79C965 clear it.
1280                  */
1281                 rxp->buf_length = le16_to_cpu(2 - PKT_BUF_SZ);
1282                 wmb();  /* Make sure owner changes after others are visible */
1283                 rxp->status = le16_to_cpu(0x8000);
1284                 entry = (++lp->cur_rx) & lp->rx_mod_mask;
1285                 rxp = &lp->rx_ring[entry];
1286         }
1287
1288         return npackets;
1289 }
1290
1291 static int pcnet32_tx(struct net_device *dev)
1292 {
1293         struct pcnet32_private *lp = netdev_priv(dev);
1294         unsigned int dirty_tx = lp->dirty_tx;
1295         int delta;
1296         int must_restart = 0;
1297
1298         while (dirty_tx != lp->cur_tx) {
1299                 int entry = dirty_tx & lp->tx_mod_mask;
1300                 int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
1301
1302                 if (status < 0)
1303                         break;  /* It still hasn't been Txed */
1304
1305                 lp->tx_ring[entry].base = 0;
1306
1307                 if (status & 0x4000) {
1308                         /* There was a major error, log it. */
1309                         int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
1310                         lp->stats.tx_errors++;
1311                         if (netif_msg_tx_err(lp))
1312                                 printk(KERN_ERR
1313                                        "%s: Tx error status=%04x err_status=%08x\n",
1314                                        dev->name, status,
1315                                        err_status);
1316                         if (err_status & 0x04000000)
1317                                 lp->stats.tx_aborted_errors++;
1318                         if (err_status & 0x08000000)
1319                                 lp->stats.tx_carrier_errors++;
1320                         if (err_status & 0x10000000)
1321                                 lp->stats.tx_window_errors++;
1322 #ifndef DO_DXSUFLO
1323                         if (err_status & 0x40000000) {
1324                                 lp->stats.tx_fifo_errors++;
1325                                 /* Ackk!  On FIFO errors the Tx unit is turned off! */
1326                                 /* Remove this verbosity later! */
1327                                 if (netif_msg_tx_err(lp))
1328                                         printk(KERN_ERR
1329                                                "%s: Tx FIFO error!\n",
1330                                                dev->name);
1331                                 must_restart = 1;
1332                         }
1333 #else
1334                         if (err_status & 0x40000000) {
1335                                 lp->stats.tx_fifo_errors++;
1336                                 if (!lp->dxsuflo) {     /* If controller doesn't recover ... */
1337                                         /* Ackk!  On FIFO errors the Tx unit is turned off! */
1338                                         /* Remove this verbosity later! */
1339                                         if (netif_msg_tx_err(lp))
1340                                                 printk(KERN_ERR
1341                                                        "%s: Tx FIFO error!\n",
1342                                                        dev->name);
1343                                         must_restart = 1;
1344                                 }
1345                         }
1346 #endif
1347                 } else {
1348                         if (status & 0x1800)
1349                                 lp->stats.collisions++;
1350                         lp->stats.tx_packets++;
1351                 }
1352
1353                 /* We must free the original skb */
1354                 if (lp->tx_skbuff[entry]) {
1355                         pci_unmap_single(lp->pci_dev,
1356                                          lp->tx_dma_addr[entry],
1357                                          lp->tx_skbuff[entry]->
1358                                          len, PCI_DMA_TODEVICE);
1359                         dev_kfree_skb_any(lp->tx_skbuff[entry]);
1360                         lp->tx_skbuff[entry] = NULL;
1361                         lp->tx_dma_addr[entry] = 0;
1362                 }
1363                 dirty_tx++;
1364         }
1365
1366         delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
1367         if (delta > lp->tx_ring_size) {
1368                 if (netif_msg_drv(lp))
1369                         printk(KERN_ERR
1370                                "%s: out-of-sync dirty pointer, %d vs. %d, full=%d.\n",
1371                                dev->name, dirty_tx, lp->cur_tx,
1372                                lp->tx_full);
1373                 dirty_tx += lp->tx_ring_size;
1374                 delta -= lp->tx_ring_size;
1375         }
1376
1377         if (lp->tx_full &&
1378             netif_queue_stopped(dev) &&
1379             delta < lp->tx_ring_size - 2) {
1380                 /* The ring is no longer full, clear tbusy. */
1381                 lp->tx_full = 0;
1382                 netif_wake_queue(dev);
1383         }
1384         lp->dirty_tx = dirty_tx;
1385
1386         return must_restart;
1387 }
1388
1389 #ifdef CONFIG_PCNET32_NAPI
1390 static int pcnet32_poll(struct napi_struct *napi, int budget)
1391 {
1392         struct pcnet32_private *lp = container_of(napi, struct pcnet32_private, napi);
1393         struct net_device *dev = lp->dev;
1394         unsigned long ioaddr = dev->base_addr;
1395         unsigned long flags;
1396         int work_done;
1397         u16 val;
1398
1399         work_done = pcnet32_rx(dev, budget);
1400
1401         spin_lock_irqsave(&lp->lock, flags);
1402         if (pcnet32_tx(dev)) {
1403                 /* reset the chip to clear the error condition, then restart */
1404                 lp->a.reset(ioaddr);
1405                 lp->a.write_csr(ioaddr, CSR4, 0x0915);  /* auto tx pad */
1406                 pcnet32_restart(dev, CSR0_START);
1407                 netif_wake_queue(dev);
1408         }
1409         spin_unlock_irqrestore(&lp->lock, flags);
1410
1411         if (work_done < budget) {
1412                 spin_lock_irqsave(&lp->lock, flags);
1413
1414                 __netif_rx_complete(dev, napi);
1415
1416                 /* clear interrupt masks */
1417                 val = lp->a.read_csr(ioaddr, CSR3);
1418                 val &= 0x00ff;
1419                 lp->a.write_csr(ioaddr, CSR3, val);
1420
1421                 /* Set interrupt enable. */
1422                 lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
1423                 mmiowb();
1424                 spin_unlock_irqrestore(&lp->lock, flags);
1425         }
1426         return work_done;
1427 }
1428 #endif
1429
1430 #define PCNET32_REGS_PER_PHY    32
1431 #define PCNET32_MAX_PHYS        32
1432 static int pcnet32_get_regs_len(struct net_device *dev)
1433 {
1434         struct pcnet32_private *lp = netdev_priv(dev);
1435         int j = lp->phycount * PCNET32_REGS_PER_PHY;
1436
1437         return ((PCNET32_NUM_REGS + j) * sizeof(u16));
1438 }
1439
1440 static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1441                              void *ptr)
1442 {
1443         int i, csr0;
1444         u16 *buff = ptr;
1445         struct pcnet32_private *lp = netdev_priv(dev);
1446         struct pcnet32_access *a = &lp->a;
1447         ulong ioaddr = dev->base_addr;
1448         unsigned long flags;
1449
1450         spin_lock_irqsave(&lp->lock, flags);
1451
1452         csr0 = a->read_csr(ioaddr, CSR0);
1453         if (!(csr0 & CSR0_STOP))        /* If not stopped */
1454                 pcnet32_suspend(dev, &flags, 1);
1455
1456         /* read address PROM */
1457         for (i = 0; i < 16; i += 2)
1458                 *buff++ = inw(ioaddr + i);
1459
1460         /* read control and status registers */
1461         for (i = 0; i < 90; i++) {
1462                 *buff++ = a->read_csr(ioaddr, i);
1463         }
1464
1465         *buff++ = a->read_csr(ioaddr, 112);
1466         *buff++ = a->read_csr(ioaddr, 114);
1467
1468         /* read bus configuration registers */
1469         for (i = 0; i < 30; i++) {
1470                 *buff++ = a->read_bcr(ioaddr, i);
1471         }
1472         *buff++ = 0;            /* skip bcr30 so as not to hang 79C976 */
1473         for (i = 31; i < 36; i++) {
1474                 *buff++ = a->read_bcr(ioaddr, i);
1475         }
1476
1477         /* read mii phy registers */
1478         if (lp->mii) {
1479                 int j;
1480                 for (j = 0; j < PCNET32_MAX_PHYS; j++) {
1481                         if (lp->phymask & (1 << j)) {
1482                                 for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
1483                                         lp->a.write_bcr(ioaddr, 33,
1484                                                         (j << 5) | i);
1485                                         *buff++ = lp->a.read_bcr(ioaddr, 34);
1486                                 }
1487                         }
1488                 }
1489         }
1490
1491         if (!(csr0 & CSR0_STOP)) {      /* If not stopped */
1492                 int csr5;
1493
1494                 /* clear SUSPEND (SPND) - CSR5 bit 0 */
1495                 csr5 = a->read_csr(ioaddr, CSR5);
1496                 a->write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
1497         }
1498
1499         spin_unlock_irqrestore(&lp->lock, flags);
1500 }
1501
1502 static const struct ethtool_ops pcnet32_ethtool_ops = {
1503         .get_settings           = pcnet32_get_settings,
1504         .set_settings           = pcnet32_set_settings,
1505         .get_drvinfo            = pcnet32_get_drvinfo,
1506         .get_msglevel           = pcnet32_get_msglevel,
1507         .set_msglevel           = pcnet32_set_msglevel,
1508         .nway_reset             = pcnet32_nway_reset,
1509         .get_link               = pcnet32_get_link,
1510         .get_ringparam          = pcnet32_get_ringparam,
1511         .set_ringparam          = pcnet32_set_ringparam,
1512         .get_tx_csum            = ethtool_op_get_tx_csum,
1513         .get_sg                 = ethtool_op_get_sg,
1514         .get_tso                = ethtool_op_get_tso,
1515         .get_strings            = pcnet32_get_strings,
1516         .self_test_count        = pcnet32_self_test_count,
1517         .self_test              = pcnet32_ethtool_test,
1518         .phys_id                = pcnet32_phys_id,
1519         .get_regs_len           = pcnet32_get_regs_len,
1520         .get_regs               = pcnet32_get_regs,
1521 };
1522
1523 /* only probes for non-PCI devices, the rest are handled by
1524  * pci_register_driver via pcnet32_probe_pci */
1525
1526 static void __devinit pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
1527 {
1528         unsigned int *port, ioaddr;
1529
1530         /* search for PCnet32 VLB cards at known addresses */
1531         for (port = pcnet32_portlist; (ioaddr = *port); port++) {
1532                 if (request_region
1533                     (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
1534                         /* check if there is really a pcnet chip on that ioaddr */
1535                         if ((inb(ioaddr + 14) == 0x57)
1536                             && (inb(ioaddr + 15) == 0x57)) {
1537                                 pcnet32_probe1(ioaddr, 0, NULL);
1538                         } else {
1539                                 release_region(ioaddr, PCNET32_TOTAL_SIZE);
1540                         }
1541                 }
1542         }
1543 }
1544
1545 static int __devinit
1546 pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
1547 {
1548         unsigned long ioaddr;
1549         int err;
1550
1551         err = pci_enable_device(pdev);
1552         if (err < 0) {
1553                 if (pcnet32_debug & NETIF_MSG_PROBE)
1554                         printk(KERN_ERR PFX
1555                                "failed to enable device -- err=%d\n", err);
1556                 return err;
1557         }
1558         pci_set_master(pdev);
1559
1560         ioaddr = pci_resource_start(pdev, 0);
1561         if (!ioaddr) {
1562                 if (pcnet32_debug & NETIF_MSG_PROBE)
1563                         printk(KERN_ERR PFX
1564                                "card has no PCI IO resources, aborting\n");
1565                 return -ENODEV;
1566         }
1567
1568         if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
1569                 if (pcnet32_debug & NETIF_MSG_PROBE)
1570                         printk(KERN_ERR PFX
1571                                "architecture does not support 32bit PCI busmaster DMA\n");
1572                 return -ENODEV;
1573         }
1574         if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci") ==
1575             NULL) {
1576                 if (pcnet32_debug & NETIF_MSG_PROBE)
1577                         printk(KERN_ERR PFX
1578                                "io address range already allocated\n");
1579                 return -EBUSY;
1580         }
1581
1582         err = pcnet32_probe1(ioaddr, 1, pdev);
1583         if (err < 0) {
1584                 pci_disable_device(pdev);
1585         }
1586         return err;
1587 }
1588
1589 /* pcnet32_probe1
1590  *  Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
1591  *  pdev will be NULL when called from pcnet32_probe_vlbus.
1592  */
1593 static int __devinit
1594 pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
1595 {
1596         struct pcnet32_private *lp;
1597         int i, media;
1598         int fdx, mii, fset, dxsuflo;
1599         int chip_version;
1600         char *chipname;
1601         struct net_device *dev;
1602         struct pcnet32_access *a = NULL;
1603         u8 promaddr[6];
1604         int ret = -ENODEV;
1605
1606         /* reset the chip */
1607         pcnet32_wio_reset(ioaddr);
1608
1609         /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
1610         if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
1611                 a = &pcnet32_wio;
1612         } else {
1613                 pcnet32_dwio_reset(ioaddr);
1614                 if (pcnet32_dwio_read_csr(ioaddr, 0) == 4
1615                     && pcnet32_dwio_check(ioaddr)) {
1616                         a = &pcnet32_dwio;
1617                 } else
1618                         goto err_release_region;
1619         }
1620
1621         chip_version =
1622             a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
1623         if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
1624                 printk(KERN_INFO "  PCnet chip version is %#x.\n",
1625                        chip_version);
1626         if ((chip_version & 0xfff) != 0x003) {
1627                 if (pcnet32_debug & NETIF_MSG_PROBE)
1628                         printk(KERN_INFO PFX "Unsupported chip version.\n");
1629                 goto err_release_region;
1630         }
1631
1632         /* initialize variables */
1633         fdx = mii = fset = dxsuflo = 0;
1634         chip_version = (chip_version >> 12) & 0xffff;
1635
1636         switch (chip_version) {
1637         case 0x2420:
1638                 chipname = "PCnet/PCI 79C970";  /* PCI */
1639                 break;
1640         case 0x2430:
1641                 if (shared)
1642                         chipname = "PCnet/PCI 79C970";  /* 970 gives the wrong chip id back */
1643                 else
1644                         chipname = "PCnet/32 79C965";   /* 486/VL bus */
1645                 break;
1646         case 0x2621:
1647                 chipname = "PCnet/PCI II 79C970A";      /* PCI */
1648                 fdx = 1;
1649                 break;
1650         case 0x2623:
1651                 chipname = "PCnet/FAST 79C971"; /* PCI */
1652                 fdx = 1;
1653                 mii = 1;
1654                 fset = 1;
1655                 break;
1656         case 0x2624:
1657                 chipname = "PCnet/FAST+ 79C972";        /* PCI */
1658                 fdx = 1;
1659                 mii = 1;
1660                 fset = 1;
1661                 break;
1662         case 0x2625:
1663                 chipname = "PCnet/FAST III 79C973";     /* PCI */
1664                 fdx = 1;
1665                 mii = 1;
1666                 break;
1667         case 0x2626:
1668                 chipname = "PCnet/Home 79C978"; /* PCI */
1669                 fdx = 1;
1670                 /*
1671                  * This is based on specs published at www.amd.com.  This section
1672                  * assumes that a card with a 79C978 wants to go into standard
1673                  * ethernet mode.  The 79C978 can also go into 1Mb HomePNA mode,
1674                  * and the module option homepna=1 can select this instead.
1675                  */
1676                 media = a->read_bcr(ioaddr, 49);
1677                 media &= ~3;    /* default to 10Mb ethernet */
1678                 if (cards_found < MAX_UNITS && homepna[cards_found])
1679                         media |= 1;     /* switch to home wiring mode */
1680                 if (pcnet32_debug & NETIF_MSG_PROBE)
1681                         printk(KERN_DEBUG PFX "media set to %sMbit mode.\n",
1682                                (media & 1) ? "1" : "10");
1683                 a->write_bcr(ioaddr, 49, media);
1684                 break;
1685         case 0x2627:
1686                 chipname = "PCnet/FAST III 79C975";     /* PCI */
1687                 fdx = 1;
1688                 mii = 1;
1689                 break;
1690         case 0x2628:
1691                 chipname = "PCnet/PRO 79C976";
1692                 fdx = 1;
1693                 mii = 1;
1694                 break;
1695         default:
1696                 if (pcnet32_debug & NETIF_MSG_PROBE)
1697                         printk(KERN_INFO PFX
1698                                "PCnet version %#x, no PCnet32 chip.\n",
1699                                chip_version);
1700                 goto err_release_region;
1701         }
1702
1703         /*
1704          *  On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
1705          *  starting until the packet is loaded. Strike one for reliability, lose
1706          *  one for latency - although on PCI this isnt a big loss. Older chips
1707          *  have FIFO's smaller than a packet, so you can't do this.
1708          *  Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
1709          */
1710
1711         if (fset) {
1712                 a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
1713                 a->write_csr(ioaddr, 80,
1714                              (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
1715                 dxsuflo = 1;
1716         }
1717
1718         dev = alloc_etherdev(sizeof(*lp));
1719         if (!dev) {
1720                 if (pcnet32_debug & NETIF_MSG_PROBE)
1721                         printk(KERN_ERR PFX "Memory allocation failed.\n");
1722                 ret = -ENOMEM;
1723                 goto err_release_region;
1724         }
1725         SET_NETDEV_DEV(dev, &pdev->dev);
1726
1727         if (pcnet32_debug & NETIF_MSG_PROBE)
1728                 printk(KERN_INFO PFX "%s at %#3lx,", chipname, ioaddr);
1729
1730         /* In most chips, after a chip reset, the ethernet address is read from the
1731          * station address PROM at the base address and programmed into the
1732          * "Physical Address Registers" CSR12-14.
1733          * As a precautionary measure, we read the PROM values and complain if
1734          * they disagree with the CSRs.  If they miscompare, and the PROM addr
1735          * is valid, then the PROM addr is used.
1736          */
1737         for (i = 0; i < 3; i++) {
1738                 unsigned int val;
1739                 val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
1740                 /* There may be endianness issues here. */
1741                 dev->dev_addr[2 * i] = val & 0x0ff;
1742                 dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
1743         }
1744
1745         /* read PROM address and compare with CSR address */
1746         for (i = 0; i < 6; i++)
1747                 promaddr[i] = inb(ioaddr + i);
1748
1749         if (memcmp(promaddr, dev->dev_addr, 6)
1750             || !is_valid_ether_addr(dev->dev_addr)) {
1751                 if (is_valid_ether_addr(promaddr)) {
1752                         if (pcnet32_debug & NETIF_MSG_PROBE) {
1753                                 printk(" warning: CSR address invalid,\n");
1754                                 printk(KERN_INFO
1755                                        "    using instead PROM address of");
1756                         }
1757                         memcpy(dev->dev_addr, promaddr, 6);
1758                 }
1759         }
1760         memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1761
1762         /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
1763         if (!is_valid_ether_addr(dev->perm_addr))
1764                 memset(dev->dev_addr, 0, sizeof(dev->dev_addr));
1765
1766         if (pcnet32_debug & NETIF_MSG_PROBE) {
1767                 for (i = 0; i < 6; i++)
1768                         printk(" %2.2x", dev->dev_addr[i]);
1769
1770                 /* Version 0x2623 and 0x2624 */
1771                 if (((chip_version + 1) & 0xfffe) == 0x2624) {
1772                         i = a->read_csr(ioaddr, 80) & 0x0C00;   /* Check tx_start_pt */
1773                         printk("\n" KERN_INFO "    tx_start_pt(0x%04x):", i);
1774                         switch (i >> 10) {
1775                         case 0:
1776                                 printk("  20 bytes,");
1777                                 break;
1778                         case 1:
1779                                 printk("  64 bytes,");
1780                                 break;
1781                         case 2:
1782                                 printk(" 128 bytes,");
1783                                 break;
1784                         case 3:
1785                                 printk("~220 bytes,");
1786                                 break;
1787                         }
1788                         i = a->read_bcr(ioaddr, 18);    /* Check Burst/Bus control */
1789                         printk(" BCR18(%x):", i & 0xffff);
1790                         if (i & (1 << 5))
1791                                 printk("BurstWrEn ");
1792                         if (i & (1 << 6))
1793                                 printk("BurstRdEn ");
1794                         if (i & (1 << 7))
1795                                 printk("DWordIO ");
1796                         if (i & (1 << 11))
1797                                 printk("NoUFlow ");
1798                         i = a->read_bcr(ioaddr, 25);
1799                         printk("\n" KERN_INFO "    SRAMSIZE=0x%04x,", i << 8);
1800                         i = a->read_bcr(ioaddr, 26);
1801                         printk(" SRAM_BND=0x%04x,", i << 8);
1802                         i = a->read_bcr(ioaddr, 27);
1803                         if (i & (1 << 14))
1804                                 printk("LowLatRx");
1805                 }
1806         }
1807
1808         dev->base_addr = ioaddr;
1809         lp = netdev_priv(dev);
1810         /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
1811         if ((lp->init_block =
1812              pci_alloc_consistent(pdev, sizeof(*lp->init_block), &lp->init_dma_addr)) == NULL) {
1813                 if (pcnet32_debug & NETIF_MSG_PROBE)
1814                         printk(KERN_ERR PFX
1815                                "Consistent memory allocation failed.\n");
1816                 ret = -ENOMEM;
1817                 goto err_free_netdev;
1818         }
1819         lp->pci_dev = pdev;
1820
1821         lp->dev = dev;
1822
1823         spin_lock_init(&lp->lock);
1824
1825         SET_NETDEV_DEV(dev, &pdev->dev);
1826         lp->name = chipname;
1827         lp->shared_irq = shared;
1828         lp->tx_ring_size = TX_RING_SIZE;        /* default tx ring size */
1829         lp->rx_ring_size = RX_RING_SIZE;        /* default rx ring size */
1830         lp->tx_mod_mask = lp->tx_ring_size - 1;
1831         lp->rx_mod_mask = lp->rx_ring_size - 1;
1832         lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
1833         lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
1834         lp->mii_if.full_duplex = fdx;
1835         lp->mii_if.phy_id_mask = 0x1f;
1836         lp->mii_if.reg_num_mask = 0x1f;
1837         lp->dxsuflo = dxsuflo;
1838         lp->mii = mii;
1839         lp->chip_version = chip_version;
1840         lp->msg_enable = pcnet32_debug;
1841         if ((cards_found >= MAX_UNITS)
1842             || (options[cards_found] > sizeof(options_mapping)))
1843                 lp->options = PCNET32_PORT_ASEL;
1844         else
1845                 lp->options = options_mapping[options[cards_found]];
1846         lp->mii_if.dev = dev;
1847         lp->mii_if.mdio_read = mdio_read;
1848         lp->mii_if.mdio_write = mdio_write;
1849
1850 #ifdef CONFIG_PCNET32_NAPI
1851         netif_napi_add(dev, &lp->napi, pcnet32_poll, lp->rx_ring_size / 2);
1852 #endif
1853
1854         if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
1855             ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
1856                 lp->options |= PCNET32_PORT_FD;
1857
1858         if (!a) {
1859                 if (pcnet32_debug & NETIF_MSG_PROBE)
1860                         printk(KERN_ERR PFX "No access methods\n");
1861                 ret = -ENODEV;
1862                 goto err_free_consistent;
1863         }
1864         lp->a = *a;
1865
1866         /* prior to register_netdev, dev->name is not yet correct */
1867         if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
1868                 ret = -ENOMEM;
1869                 goto err_free_ring;
1870         }
1871         /* detect special T1/E1 WAN card by checking for MAC address */
1872         if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0
1873             && dev->dev_addr[2] == 0x75)
1874                 lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
1875
1876         lp->init_block->mode = le16_to_cpu(0x0003);     /* Disable Rx and Tx. */
1877         lp->init_block->tlen_rlen =
1878             le16_to_cpu(lp->tx_len_bits | lp->rx_len_bits);
1879         for (i = 0; i < 6; i++)
1880                 lp->init_block->phys_addr[i] = dev->dev_addr[i];
1881         lp->init_block->filter[0] = 0x00000000;
1882         lp->init_block->filter[1] = 0x00000000;
1883         lp->init_block->rx_ring = (u32) le32_to_cpu(lp->rx_ring_dma_addr);
1884         lp->init_block->tx_ring = (u32) le32_to_cpu(lp->tx_ring_dma_addr);
1885
1886         /* switch pcnet32 to 32bit mode */
1887         a->write_bcr(ioaddr, 20, 2);
1888
1889         a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
1890         a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
1891
1892         if (pdev) {             /* use the IRQ provided by PCI */
1893                 dev->irq = pdev->irq;
1894                 if (pcnet32_debug & NETIF_MSG_PROBE)
1895                         printk(" assigned IRQ %d.\n", dev->irq);
1896         } else {
1897                 unsigned long irq_mask = probe_irq_on();
1898
1899                 /*
1900                  * To auto-IRQ we enable the initialization-done and DMA error
1901                  * interrupts. For ISA boards we get a DMA error, but VLB and PCI
1902                  * boards will work.
1903                  */
1904                 /* Trigger an initialization just for the interrupt. */
1905                 a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
1906                 mdelay(1);
1907
1908                 dev->irq = probe_irq_off(irq_mask);
1909                 if (!dev->irq) {
1910                         if (pcnet32_debug & NETIF_MSG_PROBE)
1911                                 printk(", failed to detect IRQ line.\n");
1912                         ret = -ENODEV;
1913                         goto err_free_ring;
1914                 }
1915                 if (pcnet32_debug & NETIF_MSG_PROBE)
1916                         printk(", probed IRQ %d.\n", dev->irq);
1917         }
1918
1919         /* Set the mii phy_id so that we can query the link state */
1920         if (lp->mii) {
1921                 /* lp->phycount and lp->phymask are set to 0 by memset above */
1922
1923                 lp->mii_if.phy_id = ((lp->a.read_bcr(ioaddr, 33)) >> 5) & 0x1f;
1924                 /* scan for PHYs */
1925                 for (i = 0; i < PCNET32_MAX_PHYS; i++) {
1926                         unsigned short id1, id2;
1927
1928                         id1 = mdio_read(dev, i, MII_PHYSID1);
1929                         if (id1 == 0xffff)
1930                                 continue;
1931                         id2 = mdio_read(dev, i, MII_PHYSID2);
1932                         if (id2 == 0xffff)
1933                                 continue;
1934                         if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
1935                                 continue;       /* 79C971 & 79C972 have phantom phy at id 31 */
1936                         lp->phycount++;
1937                         lp->phymask |= (1 << i);
1938                         lp->mii_if.phy_id = i;
1939                         if (pcnet32_debug & NETIF_MSG_PROBE)
1940                                 printk(KERN_INFO PFX
1941                                        "Found PHY %04x:%04x at address %d.\n",
1942                                        id1, id2, i);
1943                 }
1944                 lp->a.write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
1945                 if (lp->phycount > 1) {
1946                         lp->options |= PCNET32_PORT_MII;
1947                 }
1948         }
1949
1950         init_timer(&lp->watchdog_timer);
1951         lp->watchdog_timer.data = (unsigned long)dev;
1952         lp->watchdog_timer.function = (void *)&pcnet32_watchdog;
1953
1954         /* The PCNET32-specific entries in the device structure. */
1955         dev->open = &pcnet32_open;
1956         dev->hard_start_xmit = &pcnet32_start_xmit;
1957         dev->stop = &pcnet32_close;
1958         dev->get_stats = &pcnet32_get_stats;
1959         dev->set_multicast_list = &pcnet32_set_multicast_list;
1960         dev->do_ioctl = &pcnet32_ioctl;
1961         dev->ethtool_ops = &pcnet32_ethtool_ops;
1962         dev->tx_timeout = pcnet32_tx_timeout;
1963         dev->watchdog_timeo = (5 * HZ);
1964
1965 #ifdef CONFIG_NET_POLL_CONTROLLER
1966         dev->poll_controller = pcnet32_poll_controller;
1967 #endif
1968
1969         /* Fill in the generic fields of the device structure. */
1970         if (register_netdev(dev))
1971                 goto err_free_ring;
1972
1973         if (pdev) {
1974                 pci_set_drvdata(pdev, dev);
1975         } else {
1976                 lp->next = pcnet32_dev;
1977                 pcnet32_dev = dev;
1978         }
1979
1980         if (pcnet32_debug & NETIF_MSG_PROBE)
1981                 printk(KERN_INFO "%s: registered as %s\n", dev->name, lp->name);
1982         cards_found++;
1983
1984         /* enable LED writes */
1985         a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
1986
1987         return 0;
1988
1989       err_free_ring:
1990         pcnet32_free_ring(dev);
1991       err_free_consistent:
1992         pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block), 
1993                             lp->init_block, lp->init_dma_addr);
1994       err_free_netdev:
1995         free_netdev(dev);
1996       err_release_region:
1997         release_region(ioaddr, PCNET32_TOTAL_SIZE);
1998         return ret;
1999 }
2000
2001 /* if any allocation fails, caller must also call pcnet32_free_ring */
2002 static int pcnet32_alloc_ring(struct net_device *dev, char *name)
2003 {
2004         struct pcnet32_private *lp = netdev_priv(dev);
2005
2006         lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
2007                                            sizeof(struct pcnet32_tx_head) *
2008                                            lp->tx_ring_size,
2009                                            &lp->tx_ring_dma_addr);
2010         if (lp->tx_ring == NULL) {
2011                 if (netif_msg_drv(lp))
2012                         printk("\n" KERN_ERR PFX
2013                                "%s: Consistent memory allocation failed.\n",
2014                                name);
2015                 return -ENOMEM;
2016         }
2017
2018         lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
2019                                            sizeof(struct pcnet32_rx_head) *
2020                                            lp->rx_ring_size,
2021                                            &lp->rx_ring_dma_addr);
2022         if (lp->rx_ring == NULL) {
2023                 if (netif_msg_drv(lp))
2024                         printk("\n" KERN_ERR PFX
2025                                "%s: Consistent memory allocation failed.\n",
2026                                name);
2027                 return -ENOMEM;
2028         }
2029
2030         lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
2031                                   GFP_ATOMIC);
2032         if (!lp->tx_dma_addr) {
2033                 if (netif_msg_drv(lp))
2034                         printk("\n" KERN_ERR PFX
2035                                "%s: Memory allocation failed.\n", name);
2036                 return -ENOMEM;
2037         }
2038
2039         lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
2040                                   GFP_ATOMIC);
2041         if (!lp->rx_dma_addr) {
2042                 if (netif_msg_drv(lp))
2043                         printk("\n" KERN_ERR PFX
2044                                "%s: Memory allocation failed.\n", name);
2045                 return -ENOMEM;
2046         }
2047
2048         lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
2049                                 GFP_ATOMIC);
2050         if (!lp->tx_skbuff) {
2051                 if (netif_msg_drv(lp))
2052                         printk("\n" KERN_ERR PFX
2053                                "%s: Memory allocation failed.\n", name);
2054                 return -ENOMEM;
2055         }
2056
2057         lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
2058                                 GFP_ATOMIC);
2059         if (!lp->rx_skbuff) {
2060                 if (netif_msg_drv(lp))
2061                         printk("\n" KERN_ERR PFX
2062                                "%s: Memory allocation failed.\n", name);
2063                 return -ENOMEM;
2064         }
2065
2066         return 0;
2067 }
2068
2069 static void pcnet32_free_ring(struct net_device *dev)
2070 {
2071         struct pcnet32_private *lp = netdev_priv(dev);
2072
2073         kfree(lp->tx_skbuff);
2074         lp->tx_skbuff = NULL;
2075
2076         kfree(lp->rx_skbuff);
2077         lp->rx_skbuff = NULL;
2078
2079         kfree(lp->tx_dma_addr);
2080         lp->tx_dma_addr = NULL;
2081
2082         kfree(lp->rx_dma_addr);
2083         lp->rx_dma_addr = NULL;
2084
2085         if (lp->tx_ring) {
2086                 pci_free_consistent(lp->pci_dev,
2087                                     sizeof(struct pcnet32_tx_head) *
2088                                     lp->tx_ring_size, lp->tx_ring,
2089                                     lp->tx_ring_dma_addr);
2090                 lp->tx_ring = NULL;
2091         }
2092
2093         if (lp->rx_ring) {
2094                 pci_free_consistent(lp->pci_dev,
2095                                     sizeof(struct pcnet32_rx_head) *
2096                                     lp->rx_ring_size, lp->rx_ring,
2097                                     lp->rx_ring_dma_addr);
2098                 lp->rx_ring = NULL;
2099         }
2100 }
2101
2102 static int pcnet32_open(struct net_device *dev)
2103 {
2104         struct pcnet32_private *lp = netdev_priv(dev);
2105         unsigned long ioaddr = dev->base_addr;
2106         u16 val;
2107         int i;
2108         int rc;
2109         unsigned long flags;
2110
2111         if (request_irq(dev->irq, &pcnet32_interrupt,
2112                         lp->shared_irq ? IRQF_SHARED : 0, dev->name,
2113                         (void *)dev)) {
2114                 return -EAGAIN;
2115         }
2116
2117         spin_lock_irqsave(&lp->lock, flags);
2118         /* Check for a valid station address */
2119         if (!is_valid_ether_addr(dev->dev_addr)) {
2120                 rc = -EINVAL;
2121                 goto err_free_irq;
2122         }
2123
2124         /* Reset the PCNET32 */
2125         lp->a.reset(ioaddr);
2126
2127         /* switch pcnet32 to 32bit mode */
2128         lp->a.write_bcr(ioaddr, 20, 2);
2129
2130         if (netif_msg_ifup(lp))
2131                 printk(KERN_DEBUG
2132                        "%s: pcnet32_open() irq %d tx/rx rings %#x/%#x init %#x.\n",
2133                        dev->name, dev->irq, (u32) (lp->tx_ring_dma_addr),
2134                        (u32) (lp->rx_ring_dma_addr),
2135                        (u32) (lp->init_dma_addr));
2136
2137         /* set/reset autoselect bit */
2138         val = lp->a.read_bcr(ioaddr, 2) & ~2;
2139         if (lp->options & PCNET32_PORT_ASEL)
2140                 val |= 2;
2141         lp->a.write_bcr(ioaddr, 2, val);
2142
2143         /* handle full duplex setting */
2144         if (lp->mii_if.full_duplex) {
2145                 val = lp->a.read_bcr(ioaddr, 9) & ~3;
2146                 if (lp->options & PCNET32_PORT_FD) {
2147                         val |= 1;
2148                         if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
2149                                 val |= 2;
2150                 } else if (lp->options & PCNET32_PORT_ASEL) {
2151                         /* workaround of xSeries250, turn on for 79C975 only */
2152                         if (lp->chip_version == 0x2627)
2153                                 val |= 3;
2154                 }
2155                 lp->a.write_bcr(ioaddr, 9, val);
2156         }
2157
2158         /* set/reset GPSI bit in test register */
2159         val = lp->a.read_csr(ioaddr, 124) & ~0x10;
2160         if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
2161                 val |= 0x10;
2162         lp->a.write_csr(ioaddr, 124, val);
2163
2164         /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
2165         if (lp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_AT &&
2166             (lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
2167              lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
2168                 if (lp->options & PCNET32_PORT_ASEL) {
2169                         lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
2170                         if (netif_msg_link(lp))
2171                                 printk(KERN_DEBUG
2172                                        "%s: Setting 100Mb-Full Duplex.\n",
2173                                        dev->name);
2174                 }
2175         }
2176         if (lp->phycount < 2) {
2177                 /*
2178                  * 24 Jun 2004 according AMD, in order to change the PHY,
2179                  * DANAS (or DISPM for 79C976) must be set; then select the speed,
2180                  * duplex, and/or enable auto negotiation, and clear DANAS
2181                  */
2182                 if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
2183                         lp->a.write_bcr(ioaddr, 32,
2184                                         lp->a.read_bcr(ioaddr, 32) | 0x0080);
2185                         /* disable Auto Negotiation, set 10Mpbs, HD */
2186                         val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
2187                         if (lp->options & PCNET32_PORT_FD)
2188                                 val |= 0x10;
2189                         if (lp->options & PCNET32_PORT_100)
2190                                 val |= 0x08;
2191                         lp->a.write_bcr(ioaddr, 32, val);
2192                 } else {
2193                         if (lp->options & PCNET32_PORT_ASEL) {
2194                                 lp->a.write_bcr(ioaddr, 32,
2195                                                 lp->a.read_bcr(ioaddr,
2196                                                                32) | 0x0080);
2197                                 /* enable auto negotiate, setup, disable fd */
2198                                 val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
2199                                 val |= 0x20;
2200                                 lp->a.write_bcr(ioaddr, 32, val);
2201                         }
2202                 }
2203         } else {
2204                 int first_phy = -1;
2205                 u16 bmcr;
2206                 u32 bcr9;
2207                 struct ethtool_cmd ecmd;
2208
2209                 /*
2210                  * There is really no good other way to handle multiple PHYs
2211                  * other than turning off all automatics
2212                  */
2213                 val = lp->a.read_bcr(ioaddr, 2);
2214                 lp->a.write_bcr(ioaddr, 2, val & ~2);
2215                 val = lp->a.read_bcr(ioaddr, 32);
2216                 lp->a.write_bcr(ioaddr, 32, val & ~(1 << 7));   /* stop MII manager */
2217
2218                 if (!(lp->options & PCNET32_PORT_ASEL)) {
2219                         /* setup ecmd */
2220                         ecmd.port = PORT_MII;
2221                         ecmd.transceiver = XCVR_INTERNAL;
2222                         ecmd.autoneg = AUTONEG_DISABLE;
2223                         ecmd.speed =
2224                             lp->
2225                             options & PCNET32_PORT_100 ? SPEED_100 : SPEED_10;
2226                         bcr9 = lp->a.read_bcr(ioaddr, 9);
2227
2228                         if (lp->options & PCNET32_PORT_FD) {
2229                                 ecmd.duplex = DUPLEX_FULL;
2230                                 bcr9 |= (1 << 0);
2231                         } else {
2232                                 ecmd.duplex = DUPLEX_HALF;
2233                                 bcr9 |= ~(1 << 0);
2234                         }
2235                         lp->a.write_bcr(ioaddr, 9, bcr9);
2236                 }
2237
2238                 for (i = 0; i < PCNET32_MAX_PHYS; i++) {
2239                         if (lp->phymask & (1 << i)) {
2240                                 /* isolate all but the first PHY */
2241                                 bmcr = mdio_read(dev, i, MII_BMCR);
2242                                 if (first_phy == -1) {
2243                                         first_phy = i;
2244                                         mdio_write(dev, i, MII_BMCR,
2245                                                    bmcr & ~BMCR_ISOLATE);
2246                                 } else {
2247                                         mdio_write(dev, i, MII_BMCR,
2248                                                    bmcr | BMCR_ISOLATE);
2249                                 }
2250                                 /* use mii_ethtool_sset to setup PHY */
2251                                 lp->mii_if.phy_id = i;
2252                                 ecmd.phy_address = i;
2253                                 if (lp->options & PCNET32_PORT_ASEL) {
2254                                         mii_ethtool_gset(&lp->mii_if, &ecmd);
2255                                         ecmd.autoneg = AUTONEG_ENABLE;
2256                                 }
2257                                 mii_ethtool_sset(&lp->mii_if, &ecmd);
2258                         }
2259                 }
2260                 lp->mii_if.phy_id = first_phy;
2261                 if (netif_msg_link(lp))
2262                         printk(KERN_INFO "%s: Using PHY number %d.\n",
2263                                dev->name, first_phy);
2264         }
2265
2266 #ifdef DO_DXSUFLO
2267         if (lp->dxsuflo) {      /* Disable transmit stop on underflow */
2268                 val = lp->a.read_csr(ioaddr, CSR3);
2269                 val |= 0x40;
2270                 lp->a.write_csr(ioaddr, CSR3, val);
2271         }
2272 #endif
2273
2274         lp->init_block->mode =
2275             le16_to_cpu((lp->options & PCNET32_PORT_PORTSEL) << 7);
2276         pcnet32_load_multicast(dev);
2277
2278         if (pcnet32_init_ring(dev)) {
2279                 rc = -ENOMEM;
2280                 goto err_free_ring;
2281         }
2282
2283 #ifdef CONFIG_PCNET32_NAPI
2284         napi_enable(&lp->napi);
2285 #endif
2286
2287         /* Re-initialize the PCNET32, and start it when done. */
2288         lp->a.write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
2289         lp->a.write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
2290
2291         lp->a.write_csr(ioaddr, CSR4, 0x0915);  /* auto tx pad */
2292         lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
2293
2294         netif_start_queue(dev);
2295
2296         if (lp->chip_version >= PCNET32_79C970A) {
2297                 /* Print the link status and start the watchdog */
2298                 pcnet32_check_media(dev, 1);
2299                 mod_timer(&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
2300         }
2301
2302         i = 0;
2303         while (i++ < 100)
2304                 if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
2305                         break;
2306         /*
2307          * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
2308          * reports that doing so triggers a bug in the '974.
2309          */
2310         lp->a.write_csr(ioaddr, CSR0, CSR0_NORMAL);
2311
2312         if (netif_msg_ifup(lp))
2313                 printk(KERN_DEBUG
2314                        "%s: pcnet32 open after %d ticks, init block %#x csr0 %4.4x.\n",
2315                        dev->name, i,
2316                        (u32) (lp->init_dma_addr),
2317                        lp->a.read_csr(ioaddr, CSR0));
2318
2319         spin_unlock_irqrestore(&lp->lock, flags);
2320
2321         return 0;               /* Always succeed */
2322
2323       err_free_ring:
2324         /* free any allocated skbuffs */
2325         pcnet32_purge_rx_ring(dev);
2326
2327         /*
2328          * Switch back to 16bit mode to avoid problems with dumb
2329          * DOS packet driver after a warm reboot
2330          */
2331         lp->a.write_bcr(ioaddr, 20, 4);
2332
2333       err_free_irq:
2334         spin_unlock_irqrestore(&lp->lock, flags);
2335         free_irq(dev->irq, dev);
2336         return rc;
2337 }
2338
2339 /*
2340  * The LANCE has been halted for one reason or another (busmaster memory
2341  * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
2342  * etc.).  Modern LANCE variants always reload their ring-buffer
2343  * configuration when restarted, so we must reinitialize our ring
2344  * context before restarting.  As part of this reinitialization,
2345  * find all packets still on the Tx ring and pretend that they had been
2346  * sent (in effect, drop the packets on the floor) - the higher-level
2347  * protocols will time out and retransmit.  It'd be better to shuffle
2348  * these skbs to a temp list and then actually re-Tx them after
2349  * restarting the chip, but I'm too lazy to do so right now.  dplatt@3do.com
2350  */
2351
2352 static void pcnet32_purge_tx_ring(struct net_device *dev)
2353 {
2354         struct pcnet32_private *lp = netdev_priv(dev);
2355         int i;
2356
2357         for (i = 0; i < lp->tx_ring_size; i++) {
2358                 lp->tx_ring[i].status = 0;      /* CPU owns buffer */
2359                 wmb();          /* Make sure adapter sees owner change */
2360                 if (lp->tx_skbuff[i]) {
2361                         pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
2362                                          lp->tx_skbuff[i]->len,
2363                                          PCI_DMA_TODEVICE);
2364                         dev_kfree_skb_any(lp->tx_skbuff[i]);
2365                 }
2366                 lp->tx_skbuff[i] = NULL;
2367                 lp->tx_dma_addr[i] = 0;
2368         }
2369 }
2370
2371 /* Initialize the PCNET32 Rx and Tx rings. */
2372 static int pcnet32_init_ring(struct net_device *dev)
2373 {
2374         struct pcnet32_private *lp = netdev_priv(dev);
2375         int i;
2376
2377         lp->tx_full = 0;
2378         lp->cur_rx = lp->cur_tx = 0;
2379         lp->dirty_rx = lp->dirty_tx = 0;
2380
2381         for (i = 0; i < lp->rx_ring_size; i++) {
2382                 struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
2383                 if (rx_skbuff == NULL) {
2384                         if (!
2385                             (rx_skbuff = lp->rx_skbuff[i] =
2386                              dev_alloc_skb(PKT_BUF_SZ))) {
2387                                 /* there is not much, we can do at this point */
2388                                 if (netif_msg_drv(lp))
2389                                         printk(KERN_ERR
2390                                                "%s: pcnet32_init_ring dev_alloc_skb failed.\n",
2391                                                dev->name);
2392                                 return -1;
2393                         }
2394                         skb_reserve(rx_skbuff, 2);
2395                 }
2396
2397                 rmb();
2398                 if (lp->rx_dma_addr[i] == 0)
2399                         lp->rx_dma_addr[i] =
2400                             pci_map_single(lp->pci_dev, rx_skbuff->data,
2401                                            PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
2402                 lp->rx_ring[i].base = (u32) le32_to_cpu(lp->rx_dma_addr[i]);
2403                 lp->rx_ring[i].buf_length = le16_to_cpu(2 - PKT_BUF_SZ);
2404                 wmb();          /* Make sure owner changes after all others are visible */
2405                 lp->rx_ring[i].status = le16_to_cpu(0x8000);
2406         }
2407         /* The Tx buffer address is filled in as needed, but we do need to clear
2408          * the upper ownership bit. */
2409         for (i = 0; i < lp->tx_ring_size; i++) {
2410                 lp->tx_ring[i].status = 0;      /* CPU owns buffer */
2411                 wmb();          /* Make sure adapter sees owner change */
2412                 lp->tx_ring[i].base = 0;
2413                 lp->tx_dma_addr[i] = 0;
2414         }
2415
2416         lp->init_block->tlen_rlen =
2417             le16_to_cpu(lp->tx_len_bits | lp->rx_len_bits);
2418         for (i = 0; i < 6; i++)
2419                 lp->init_block->phys_addr[i] = dev->dev_addr[i];
2420         lp->init_block->rx_ring = (u32) le32_to_cpu(lp->rx_ring_dma_addr);
2421         lp->init_block->tx_ring = (u32) le32_to_cpu(lp->tx_ring_dma_addr);
2422         wmb();                  /* Make sure all changes are visible */
2423         return 0;
2424 }
2425
2426 /* the pcnet32 has been issued a stop or reset.  Wait for the stop bit
2427  * then flush the pending transmit operations, re-initialize the ring,
2428  * and tell the chip to initialize.
2429  */
2430 static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
2431 {
2432         struct pcnet32_private *lp = netdev_priv(dev);
2433         unsigned long ioaddr = dev->base_addr;
2434         int i;
2435
2436         /* wait for stop */
2437         for (i = 0; i < 100; i++)
2438                 if (lp->a.read_csr(ioaddr, CSR0) & CSR0_STOP)
2439                         break;
2440
2441         if (i >= 100 && netif_msg_drv(lp))
2442                 printk(KERN_ERR
2443                        "%s: pcnet32_restart timed out waiting for stop.\n",
2444                        dev->name);
2445
2446         pcnet32_purge_tx_ring(dev);
2447         if (pcnet32_init_ring(dev))
2448                 return;
2449
2450         /* ReInit Ring */
2451         lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
2452         i = 0;
2453         while (i++ < 1000)
2454                 if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
2455                         break;
2456
2457         lp->a.write_csr(ioaddr, CSR0, csr0_bits);
2458 }
2459
2460 static void pcnet32_tx_timeout(struct net_device *dev)
2461 {
2462         struct pcnet32_private *lp = netdev_priv(dev);
2463         unsigned long ioaddr = dev->base_addr, flags;
2464
2465         spin_lock_irqsave(&lp->lock, flags);
2466         /* Transmitter timeout, serious problems. */
2467         if (pcnet32_debug & NETIF_MSG_DRV)
2468                 printk(KERN_ERR
2469                        "%s: transmit timed out, status %4.4x, resetting.\n",
2470                        dev->name, lp->a.read_csr(ioaddr, CSR0));
2471         lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
2472         lp->stats.tx_errors++;
2473         if (netif_msg_tx_err(lp)) {
2474                 int i;
2475                 printk(KERN_DEBUG
2476                        " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
2477                        lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
2478                        lp->cur_rx);
2479                 for (i = 0; i < lp->rx_ring_size; i++)
2480                         printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
2481                                le32_to_cpu(lp->rx_ring[i].base),
2482                                (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
2483                                0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
2484                                le16_to_cpu(lp->rx_ring[i].status));
2485                 for (i = 0; i < lp->tx_ring_size; i++)
2486                         printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
2487                                le32_to_cpu(lp->tx_ring[i].base),
2488                                (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
2489                                le32_to_cpu(lp->tx_ring[i].misc),
2490                                le16_to_cpu(lp->tx_ring[i].status));
2491                 printk("\n");
2492         }
2493         pcnet32_restart(dev, CSR0_NORMAL);
2494
2495         dev->trans_start = jiffies;
2496         netif_wake_queue(dev);
2497
2498         spin_unlock_irqrestore(&lp->lock, flags);
2499 }
2500
2501 static int pcnet32_start_xmit(struct sk_buff *skb, struct net_device *dev)
2502 {
2503         struct pcnet32_private *lp = netdev_priv(dev);
2504         unsigned long ioaddr = dev->base_addr;
2505         u16 status;
2506         int entry;
2507         unsigned long flags;
2508
2509         spin_lock_irqsave(&lp->lock, flags);
2510
2511         if (netif_msg_tx_queued(lp)) {
2512                 printk(KERN_DEBUG
2513                        "%s: pcnet32_start_xmit() called, csr0 %4.4x.\n",
2514                        dev->name, lp->a.read_csr(ioaddr, CSR0));
2515         }
2516
2517         /* Default status -- will not enable Successful-TxDone
2518          * interrupt when that option is available to us.
2519          */
2520         status = 0x8300;
2521
2522         /* Fill in a Tx ring entry */
2523
2524         /* Mask to ring buffer boundary. */
2525         entry = lp->cur_tx & lp->tx_mod_mask;
2526
2527         /* Caution: the write order is important here, set the status
2528          * with the "ownership" bits last. */
2529
2530         lp->tx_ring[entry].length = le16_to_cpu(-skb->len);
2531
2532         lp->tx_ring[entry].misc = 0x00000000;
2533
2534         lp->tx_skbuff[entry] = skb;
2535         lp->tx_dma_addr[entry] =
2536             pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
2537         lp->tx_ring[entry].base = (u32) le32_to_cpu(lp->tx_dma_addr[entry]);
2538         wmb();                  /* Make sure owner changes after all others are visible */
2539         lp->tx_ring[entry].status = le16_to_cpu(status);
2540
2541         lp->cur_tx++;
2542         lp->stats.tx_bytes += skb->len;
2543
2544         /* Trigger an immediate send poll. */
2545         lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
2546
2547         dev->trans_start = jiffies;
2548
2549         if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
2550                 lp->tx_full = 1;
2551                 netif_stop_queue(dev);
2552         }
2553         spin_unlock_irqrestore(&lp->lock, flags);
2554         return 0;
2555 }
2556
2557 /* The PCNET32 interrupt handler. */
2558 static irqreturn_t
2559 pcnet32_interrupt(int irq, void *dev_id)
2560 {
2561         struct net_device *dev = dev_id;
2562         struct pcnet32_private *lp;
2563         unsigned long ioaddr;
2564         u16 csr0;
2565         int boguscnt = max_interrupt_work;
2566
2567         ioaddr = dev->base_addr;
2568         lp = netdev_priv(dev);
2569
2570         spin_lock(&lp->lock);
2571
2572         csr0 = lp->a.read_csr(ioaddr, CSR0);
2573         while ((csr0 & 0x8f00) && --boguscnt >= 0) {
2574                 if (csr0 == 0xffff) {
2575                         break;  /* PCMCIA remove happened */
2576                 }
2577                 /* Acknowledge all of the current interrupt sources ASAP. */
2578                 lp->a.write_csr(ioaddr, CSR0, csr0 & ~0x004f);
2579
2580                 if (netif_msg_intr(lp))
2581                         printk(KERN_DEBUG
2582                                "%s: interrupt  csr0=%#2.2x new csr=%#2.2x.\n",
2583                                dev->name, csr0, lp->a.read_csr(ioaddr, CSR0));
2584
2585                 /* Log misc errors. */
2586                 if (csr0 & 0x4000)
2587                         lp->stats.tx_errors++;  /* Tx babble. */
2588                 if (csr0 & 0x1000) {
2589                         /*
2590                          * This happens when our receive ring is full. This
2591                          * shouldn't be a problem as we will see normal rx
2592                          * interrupts for the frames in the receive ring.  But
2593                          * there are some PCI chipsets (I can reproduce this
2594                          * on SP3G with Intel saturn chipset) which have
2595                          * sometimes problems and will fill up the receive
2596                          * ring with error descriptors.  In this situation we
2597                          * don't get a rx interrupt, but a missed frame
2598                          * interrupt sooner or later.
2599                          */
2600                         lp->stats.rx_errors++;  /* Missed a Rx frame. */
2601                 }
2602                 if (csr0 & 0x0800) {
2603                         if (netif_msg_drv(lp))
2604                                 printk(KERN_ERR
2605                                        "%s: Bus master arbitration failure, status %4.4x.\n",
2606                                        dev->name, csr0);
2607                         /* unlike for the lance, there is no restart needed */
2608                 }
2609 #ifdef CONFIG_PCNET32_NAPI
2610                 if (netif_rx_schedule_prep(dev, &lp->napi)) {
2611                         u16 val;
2612                         /* set interrupt masks */
2613                         val = lp->a.read_csr(ioaddr, CSR3);
2614                         val |= 0x5f00;
2615                         lp->a.write_csr(ioaddr, CSR3, val);
2616                         mmiowb();
2617                         __netif_rx_schedule(dev, &lp->napi);
2618                         break;
2619                 }
2620 #else
2621                 pcnet32_rx(dev, lp->napi.weight);
2622                 if (pcnet32_tx(dev)) {
2623                         /* reset the chip to clear the error condition, then restart */
2624                         lp->a.reset(ioaddr);
2625                         lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
2626                         pcnet32_restart(dev, CSR0_START);
2627                         netif_wake_queue(dev);
2628                 }
2629 #endif
2630                 csr0 = lp->a.read_csr(ioaddr, CSR0);
2631         }
2632
2633 #ifndef CONFIG_PCNET32_NAPI
2634         /* Set interrupt enable. */
2635         lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
2636 #endif
2637
2638         if (netif_msg_intr(lp))
2639                 printk(KERN_DEBUG "%s: exiting interrupt, csr0=%#4.4x.\n",
2640                        dev->name, lp->a.read_csr(ioaddr, CSR0));
2641
2642         spin_unlock(&lp->lock);
2643
2644         return IRQ_HANDLED;
2645 }
2646
2647 static int pcnet32_close(struct net_device *dev)
2648 {
2649         unsigned long ioaddr = dev->base_addr;
2650         struct pcnet32_private *lp = netdev_priv(dev);
2651         unsigned long flags;
2652
2653         del_timer_sync(&lp->watchdog_timer);
2654
2655         netif_stop_queue(dev);
2656 #ifdef CONFIG_PCNET32_NAPI
2657         napi_disable(&lp->napi);
2658 #endif
2659
2660         spin_lock_irqsave(&lp->lock, flags);
2661
2662         lp->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
2663
2664         if (netif_msg_ifdown(lp))
2665                 printk(KERN_DEBUG
2666                        "%s: Shutting down ethercard, status was %2.2x.\n",
2667                        dev->name, lp->a.read_csr(ioaddr, CSR0));
2668
2669         /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
2670         lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
2671
2672         /*
2673          * Switch back to 16bit mode to avoid problems with dumb
2674          * DOS packet driver after a warm reboot
2675          */
2676         lp->a.write_bcr(ioaddr, 20, 4);
2677
2678         spin_unlock_irqrestore(&lp->lock, flags);
2679
2680         free_irq(dev->irq, dev);
2681
2682         spin_lock_irqsave(&lp->lock, flags);
2683
2684         pcnet32_purge_rx_ring(dev);
2685         pcnet32_purge_tx_ring(dev);
2686
2687         spin_unlock_irqrestore(&lp->lock, flags);
2688
2689         return 0;
2690 }
2691
2692 static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
2693 {
2694         struct pcnet32_private *lp = netdev_priv(dev);
2695         unsigned long ioaddr = dev->base_addr;
2696         unsigned long flags;
2697
2698         spin_lock_irqsave(&lp->lock, flags);
2699         lp->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
2700         spin_unlock_irqrestore(&lp->lock, flags);
2701
2702         return &lp->stats;
2703 }
2704
2705 /* taken from the sunlance driver, which it took from the depca driver */
2706 static void pcnet32_load_multicast(struct net_device *dev)
2707 {
2708         struct pcnet32_private *lp = netdev_priv(dev);
2709         volatile struct pcnet32_init_block *ib = lp->init_block;
2710         volatile u16 *mcast_table = (u16 *) & ib->filter;
2711         struct dev_mc_list *dmi = dev->mc_list;
2712         unsigned long ioaddr = dev->base_addr;
2713         char *addrs;
2714         int i;
2715         u32 crc;
2716
2717         /* set all multicast bits */
2718         if (dev->flags & IFF_ALLMULTI) {
2719                 ib->filter[0] = 0xffffffff;
2720                 ib->filter[1] = 0xffffffff;
2721                 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
2722                 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
2723                 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
2724                 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
2725                 return;
2726         }
2727         /* clear the multicast filter */
2728         ib->filter[0] = 0;
2729         ib->filter[1] = 0;
2730
2731         /* Add addresses */
2732         for (i = 0; i < dev->mc_count; i++) {
2733                 addrs = dmi->dmi_addr;
2734                 dmi = dmi->next;
2735
2736                 /* multicast address? */
2737                 if (!(*addrs & 1))
2738                         continue;
2739
2740                 crc = ether_crc_le(6, addrs);
2741                 crc = crc >> 26;
2742                 mcast_table[crc >> 4] =
2743                     le16_to_cpu(le16_to_cpu(mcast_table[crc >> 4]) |
2744                                 (1 << (crc & 0xf)));
2745         }
2746         for (i = 0; i < 4; i++)
2747                 lp->a.write_csr(ioaddr, PCNET32_MC_FILTER + i,
2748                                 le16_to_cpu(mcast_table[i]));
2749         return;
2750 }
2751
2752 /*
2753  * Set or clear the multicast filter for this adaptor.
2754  */
2755 static void pcnet32_set_multicast_list(struct net_device *dev)
2756 {
2757         unsigned long ioaddr = dev->base_addr, flags;
2758         struct pcnet32_private *lp = netdev_priv(dev);
2759         int csr15, suspended;
2760
2761         spin_lock_irqsave(&lp->lock, flags);
2762         suspended = pcnet32_suspend(dev, &flags, 0);
2763         csr15 = lp->a.read_csr(ioaddr, CSR15);
2764         if (dev->flags & IFF_PROMISC) {
2765                 /* Log any net taps. */
2766                 if (netif_msg_hw(lp))
2767                         printk(KERN_INFO "%s: Promiscuous mode enabled.\n",
2768                                dev->name);
2769                 lp->init_block->mode =
2770                     le16_to_cpu(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
2771                                 7);
2772                 lp->a.write_csr(ioaddr, CSR15, csr15 | 0x8000);
2773         } else {
2774                 lp->init_block->mode =
2775                     le16_to_cpu((lp->options & PCNET32_PORT_PORTSEL) << 7);
2776                 lp->a.write_csr(ioaddr, CSR15, csr15 & 0x7fff);
2777                 pcnet32_load_multicast(dev);
2778         }
2779
2780         if (suspended) {
2781                 int csr5;
2782                 /* clear SUSPEND (SPND) - CSR5 bit 0 */
2783                 csr5 = lp->a.read_csr(ioaddr, CSR5);
2784                 lp->a.write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
2785         } else {
2786                 lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
2787                 pcnet32_restart(dev, CSR0_NORMAL);
2788                 netif_wake_queue(dev);
2789         }
2790
2791         spin_unlock_irqrestore(&lp->lock, flags);
2792 }
2793
2794 /* This routine assumes that the lp->lock is held */
2795 static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
2796 {
2797         struct pcnet32_private *lp = netdev_priv(dev);
2798         unsigned long ioaddr = dev->base_addr;
2799         u16 val_out;
2800
2801         if (!lp->mii)
2802                 return 0;
2803
2804         lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
2805         val_out = lp->a.read_bcr(ioaddr, 34);
2806
2807         return val_out;
2808 }
2809
2810 /* This routine assumes that the lp->lock is held */
2811 static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
2812 {
2813         struct pcnet32_private *lp = netdev_priv(dev);
2814         unsigned long ioaddr = dev->base_addr;
2815
2816         if (!lp->mii)
2817                 return;
2818
2819         lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
2820         lp->a.write_bcr(ioaddr, 34, val);
2821 }
2822
2823 static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2824 {
2825         struct pcnet32_private *lp = netdev_priv(dev);
2826         int rc;
2827         unsigned long flags;
2828
2829         /* SIOC[GS]MIIxxx ioctls */
2830         if (lp->mii) {
2831                 spin_lock_irqsave(&lp->lock, flags);
2832                 rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
2833                 spin_unlock_irqrestore(&lp->lock, flags);
2834         } else {
2835                 rc = -EOPNOTSUPP;
2836         }
2837
2838         return rc;
2839 }
2840
2841 static int pcnet32_check_otherphy(struct net_device *dev)
2842 {
2843         struct pcnet32_private *lp = netdev_priv(dev);
2844         struct mii_if_info mii = lp->mii_if;
2845         u16 bmcr;
2846         int i;
2847
2848         for (i = 0; i < PCNET32_MAX_PHYS; i++) {
2849                 if (i == lp->mii_if.phy_id)
2850                         continue;       /* skip active phy */
2851                 if (lp->phymask & (1 << i)) {
2852                         mii.phy_id = i;
2853                         if (mii_link_ok(&mii)) {
2854                                 /* found PHY with active link */
2855                                 if (netif_msg_link(lp))
2856                                         printk(KERN_INFO
2857                                                "%s: Using PHY number %d.\n",
2858                                                dev->name, i);
2859
2860                                 /* isolate inactive phy */
2861                                 bmcr =
2862                                     mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
2863                                 mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
2864                                            bmcr | BMCR_ISOLATE);
2865
2866                                 /* de-isolate new phy */
2867                                 bmcr = mdio_read(dev, i, MII_BMCR);
2868                                 mdio_write(dev, i, MII_BMCR,
2869                                            bmcr & ~BMCR_ISOLATE);
2870
2871                                 /* set new phy address */
2872                                 lp->mii_if.phy_id = i;
2873                                 return 1;
2874                         }
2875                 }
2876         }
2877         return 0;
2878 }
2879
2880 /*
2881  * Show the status of the media.  Similar to mii_check_media however it
2882  * correctly shows the link speed for all (tested) pcnet32 variants.
2883  * Devices with no mii just report link state without speed.
2884  *
2885  * Caller is assumed to hold and release the lp->lock.
2886  */
2887
2888 static void pcnet32_check_media(struct net_device *dev, int verbose)
2889 {
2890         struct pcnet32_private *lp = netdev_priv(dev);
2891         int curr_link;
2892         int prev_link = netif_carrier_ok(dev) ? 1 : 0;
2893         u32 bcr9;
2894
2895         if (lp->mii) {
2896                 curr_link = mii_link_ok(&lp->mii_if);
2897         } else {
2898                 ulong ioaddr = dev->base_addr;  /* card base I/O address */
2899                 curr_link = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
2900         }
2901         if (!curr_link) {
2902                 if (prev_link || verbose) {
2903                         netif_carrier_off(dev);
2904                         if (netif_msg_link(lp))
2905                                 printk(KERN_INFO "%s: link down\n", dev->name);
2906                 }
2907                 if (lp->phycount > 1) {
2908                         curr_link = pcnet32_check_otherphy(dev);
2909                         prev_link = 0;
2910                 }
2911         } else if (verbose || !prev_link) {
2912                 netif_carrier_on(dev);
2913                 if (lp->mii) {
2914                         if (netif_msg_link(lp)) {
2915                                 struct ethtool_cmd ecmd;
2916                                 mii_ethtool_gset(&lp->mii_if, &ecmd);
2917                                 printk(KERN_INFO
2918                                        "%s: link up, %sMbps, %s-duplex\n",
2919                                        dev->name,
2920                                        (ecmd.speed == SPEED_100) ? "100" : "10",
2921                                        (ecmd.duplex ==
2922                                         DUPLEX_FULL) ? "full" : "half");
2923                         }
2924                         bcr9 = lp->a.read_bcr(dev->base_addr, 9);
2925                         if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
2926                                 if (lp->mii_if.full_duplex)
2927                                         bcr9 |= (1 << 0);
2928                                 else
2929                                         bcr9 &= ~(1 << 0);
2930                                 lp->a.write_bcr(dev->base_addr, 9, bcr9);
2931                         }
2932                 } else {
2933                         if (netif_msg_link(lp))
2934                                 printk(KERN_INFO "%s: link up\n", dev->name);
2935                 }
2936         }
2937 }
2938
2939 /*
2940  * Check for loss of link and link establishment.
2941  * Can not use mii_check_media because it does nothing if mode is forced.
2942  */
2943
2944 static void pcnet32_watchdog(struct net_device *dev)
2945 {
2946         struct pcnet32_private *lp = netdev_priv(dev);
2947         unsigned long flags;
2948
2949         /* Print the link status if it has changed */
2950         spin_lock_irqsave(&lp->lock, flags);
2951         pcnet32_check_media(dev, 0);
2952         spin_unlock_irqrestore(&lp->lock, flags);
2953
2954         mod_timer(&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
2955 }
2956
2957 static int pcnet32_pm_suspend(struct pci_dev *pdev, pm_message_t state)
2958 {
2959         struct net_device *dev = pci_get_drvdata(pdev);
2960
2961         if (netif_running(dev)) {
2962                 netif_device_detach(dev);
2963                 pcnet32_close(dev);
2964         }
2965         pci_save_state(pdev);
2966         pci_set_power_state(pdev, pci_choose_state(pdev, state));
2967         return 0;
2968 }
2969
2970 static int pcnet32_pm_resume(struct pci_dev *pdev)
2971 {
2972         struct net_device *dev = pci_get_drvdata(pdev);
2973
2974         pci_set_power_state(pdev, PCI_D0);
2975         pci_restore_state(pdev);
2976
2977         if (netif_running(dev)) {
2978                 pcnet32_open(dev);
2979                 netif_device_attach(dev);
2980         }
2981         return 0;
2982 }
2983
2984 static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
2985 {
2986         struct net_device *dev = pci_get_drvdata(pdev);
2987
2988         if (dev) {
2989                 struct pcnet32_private *lp = netdev_priv(dev);
2990
2991                 unregister_netdev(dev);
2992                 pcnet32_free_ring(dev);
2993                 release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
2994                 pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block), 
2995                                     lp->init_block, lp->init_dma_addr);
2996                 free_netdev(dev);
2997                 pci_disable_device(pdev);
2998                 pci_set_drvdata(pdev, NULL);
2999         }
3000 }
3001
3002 static struct pci_driver pcnet32_driver = {
3003         .name = DRV_NAME,
3004         .probe = pcnet32_probe_pci,
3005         .remove = __devexit_p(pcnet32_remove_one),
3006         .id_table = pcnet32_pci_tbl,
3007         .suspend = pcnet32_pm_suspend,
3008         .resume = pcnet32_pm_resume,
3009 };
3010
3011 /* An additional parameter that may be passed in... */
3012 static int debug = -1;
3013 static int tx_start_pt = -1;
3014 static int pcnet32_have_pci;
3015
3016 module_param(debug, int, 0);
3017 MODULE_PARM_DESC(debug, DRV_NAME " debug level");
3018 module_param(max_interrupt_work, int, 0);
3019 MODULE_PARM_DESC(max_interrupt_work,
3020                  DRV_NAME " maximum events handled per interrupt");
3021 module_param(rx_copybreak, int, 0);
3022 MODULE_PARM_DESC(rx_copybreak,
3023                  DRV_NAME " copy breakpoint for copy-only-tiny-frames");
3024 module_param(tx_start_pt, int, 0);
3025 MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
3026 module_param(pcnet32vlb, int, 0);
3027 MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
3028 module_param_array(options, int, NULL, 0);
3029 MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
3030 module_param_array(full_duplex, int, NULL, 0);
3031 MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
3032 /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
3033 module_param_array(homepna, int, NULL, 0);
3034 MODULE_PARM_DESC(homepna,
3035                  DRV_NAME
3036                  " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
3037
3038 MODULE_AUTHOR("Thomas Bogendoerfer");
3039 MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
3040 MODULE_LICENSE("GPL");
3041
3042 #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
3043
3044 static int __init pcnet32_init_module(void)
3045 {
3046         printk(KERN_INFO "%s", version);
3047
3048         pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
3049
3050         if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
3051                 tx_start = tx_start_pt;
3052
3053         /* find the PCI devices */
3054         if (!pci_register_driver(&pcnet32_driver))
3055                 pcnet32_have_pci = 1;
3056
3057         /* should we find any remaining VLbus devices ? */
3058         if (pcnet32vlb)
3059                 pcnet32_probe_vlbus(pcnet32_portlist);
3060
3061         if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
3062                 printk(KERN_INFO PFX "%d cards_found.\n", cards_found);
3063
3064         return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
3065 }
3066
3067 static void __exit pcnet32_cleanup_module(void)
3068 {
3069         struct net_device *next_dev;
3070
3071         while (pcnet32_dev) {
3072                 struct pcnet32_private *lp = netdev_priv(pcnet32_dev);
3073                 next_dev = lp->next;
3074                 unregister_netdev(pcnet32_dev);
3075                 pcnet32_free_ring(pcnet32_dev);
3076                 release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
3077                 pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block), 
3078                                     lp->init_block, lp->init_dma_addr);
3079                 free_netdev(pcnet32_dev);
3080                 pcnet32_dev = next_dev;
3081         }
3082
3083         if (pcnet32_have_pci)
3084                 pci_unregister_driver(&pcnet32_driver);
3085 }
3086
3087 module_init(pcnet32_init_module);
3088 module_exit(pcnet32_cleanup_module);
3089
3090 /*
3091  * Local variables:
3092  *  c-indent-level: 4
3093  *  tab-width: 8
3094  * End:
3095  */