2 * MPC8540 ADS Device Tree Source
4 * Copyright 2006, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
16 compatible = "MPC8540ADS", "MPC85xxADS";
36 d-cache-line-size = <32>; // 32 bytes
37 i-cache-line-size = <32>; // 32 bytes
38 d-cache-size = <0x8000>; // L1, 32K
39 i-cache-size = <0x8000>; // L1, 32K
40 timebase-frequency = <0>; // 33 MHz, from uboot
41 bus-frequency = <0>; // 166 MHz
42 clock-frequency = <0>; // 825 MHz, from uboot
43 next-level-cache = <&L2>;
48 device_type = "memory";
49 reg = <0x0 0x8000000>; // 128M at 0x0
56 compatible = "simple-bus";
57 ranges = <0x0 0xe0000000 0x100000>;
58 reg = <0xe0000000 0x100000>; // CCSRBAR 1M
61 memory-controller@2000 {
62 compatible = "fsl,8540-memory-controller";
63 reg = <0x2000 0x1000>;
64 interrupt-parent = <&mpic>;
68 L2: l2-cache-controller@20000 {
69 compatible = "fsl,8540-l2-cache-controller";
70 reg = <0x20000 0x1000>;
71 cache-line-size = <32>; // 32 bytes
72 cache-size = <0x40000>; // L2, 256K
73 interrupt-parent = <&mpic>;
81 compatible = "fsl-i2c";
84 interrupt-parent = <&mpic>;
91 compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
93 ranges = <0x0 0x21100 0x200>;
96 compatible = "fsl,mpc8540-dma-channel",
97 "fsl,eloplus-dma-channel";
100 interrupt-parent = <&mpic>;
104 compatible = "fsl,mpc8540-dma-channel",
105 "fsl,eloplus-dma-channel";
108 interrupt-parent = <&mpic>;
112 compatible = "fsl,mpc8540-dma-channel",
113 "fsl,eloplus-dma-channel";
116 interrupt-parent = <&mpic>;
120 compatible = "fsl,mpc8540-dma-channel",
121 "fsl,eloplus-dma-channel";
124 interrupt-parent = <&mpic>;
130 #address-cells = <1>;
132 compatible = "fsl,gianfar-mdio";
133 reg = <0x24520 0x20>;
135 phy0: ethernet-phy@0 {
136 interrupt-parent = <&mpic>;
139 device_type = "ethernet-phy";
141 phy1: ethernet-phy@1 {
142 interrupt-parent = <&mpic>;
145 device_type = "ethernet-phy";
147 phy3: ethernet-phy@3 {
148 interrupt-parent = <&mpic>;
151 device_type = "ethernet-phy";
155 enet0: ethernet@24000 {
157 device_type = "network";
159 compatible = "gianfar";
160 reg = <0x24000 0x1000>;
161 local-mac-address = [ 00 00 00 00 00 00 ];
162 interrupts = <29 2 30 2 34 2>;
163 interrupt-parent = <&mpic>;
164 phy-handle = <&phy0>;
167 enet1: ethernet@25000 {
169 device_type = "network";
171 compatible = "gianfar";
172 reg = <0x25000 0x1000>;
173 local-mac-address = [ 00 00 00 00 00 00 ];
174 interrupts = <35 2 36 2 40 2>;
175 interrupt-parent = <&mpic>;
176 phy-handle = <&phy1>;
179 enet2: ethernet@26000 {
181 device_type = "network";
183 compatible = "gianfar";
184 reg = <0x26000 0x1000>;
185 local-mac-address = [ 00 00 00 00 00 00 ];
187 interrupt-parent = <&mpic>;
188 phy-handle = <&phy3>;
191 serial0: serial@4500 {
193 device_type = "serial";
194 compatible = "ns16550";
195 reg = <0x4500 0x100>; // reg base, size
196 clock-frequency = <0>; // should we fill in in uboot?
198 interrupt-parent = <&mpic>;
201 serial1: serial@4600 {
203 device_type = "serial";
204 compatible = "ns16550";
205 reg = <0x4600 0x100>; // reg base, size
206 clock-frequency = <0>; // should we fill in in uboot?
208 interrupt-parent = <&mpic>;
211 interrupt-controller;
212 #address-cells = <0>;
213 #interrupt-cells = <2>;
214 reg = <0x40000 0x40000>;
215 compatible = "chrp,open-pic";
216 device_type = "open-pic";
222 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
226 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
227 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
228 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
229 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
232 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
233 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
234 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
235 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
238 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
239 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
240 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
241 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
244 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
245 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
246 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
247 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
250 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
251 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
252 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
253 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
256 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
257 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
258 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
259 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
262 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
263 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
264 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
265 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
268 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
269 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
270 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
271 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
274 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
275 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
276 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
277 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
280 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
281 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
282 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
283 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
286 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
287 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
288 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
289 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
292 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
293 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
294 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
295 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
296 interrupt-parent = <&mpic>;
299 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
300 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
301 clock-frequency = <66666666>;
302 #interrupt-cells = <1>;
304 #address-cells = <3>;
305 reg = <0xe0008000 0x1000>;
306 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";