2 * ata_piix.c - Intel PATA/SATA controllers
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
13 * Copyright header from piix.c:
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
38 * Hardware documentation available at http://developer.intel.com/
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
43 * driver the list of errata that are relevant is below, going back to
44 * PIIX4. Older device documentation is now a bit tricky to find.
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
85 #include <linux/kernel.h>
86 #include <linux/module.h>
87 #include <linux/pci.h>
88 #include <linux/init.h>
89 #include <linux/blkdev.h>
90 #include <linux/delay.h>
91 #include <linux/device.h>
92 #include <scsi/scsi_host.h>
93 #include <linux/libata.h>
94 #include <linux/dmi.h>
96 #define DRV_NAME "ata_piix"
97 #define DRV_VERSION "2.12"
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
103 PIIX_SCC = 0x0A, /* sub-class code register */
105 PIIX_FLAG_SCR = (1 << 26), /* SCR available */
106 PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
107 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
109 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
110 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
112 /* combined mode. if set, PATA is channel 0.
113 * if clear, PATA is channel 1.
115 PIIX_PORT_ENABLED = (1 << 0),
116 PIIX_PORT_PRESENT = (1 << 4),
118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
122 piix_pata_33 = 0, /* PIIX4 at 33Mhz */
123 ich_pata_33 = 1, /* ICH up to UDMA 33 only */
124 ich_pata_66 = 2, /* ICH up to 66 Mhz */
125 ich_pata_100 = 3, /* ICH up to UDMA 100 */
131 piix_pata_mwdma = 10, /* PIIX3 MWDMA only */
132 tolapai_sata_ahci = 11,
133 ich9_2port_sata = 12,
135 /* constants for mapping table */
141 NA = -2, /* not avaliable */
142 RV = -3, /* reserved */
144 PIIX_AHCI_DEVICE = 6,
146 /* host->flags bits */
147 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
152 const u16 port_enable;
156 struct piix_host_priv {
160 static int piix_init_one(struct pci_dev *pdev,
161 const struct pci_device_id *ent);
162 static void piix_pata_error_handler(struct ata_port *ap);
163 static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
164 static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
165 static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
166 static int ich_pata_cable_detect(struct ata_port *ap);
168 static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
169 static int piix_pci_device_resume(struct pci_dev *pdev);
172 static unsigned int in_module_init = 1;
174 static const struct pci_device_id piix_pci_tbl[] = {
175 /* Intel PIIX3 for the 430HX etc */
176 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
177 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
178 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
179 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
181 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
183 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
185 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
186 /* Intel ICH (i810, i815, i840) UDMA 66*/
187 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
188 /* Intel ICH0 : UDMA 33*/
189 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
191 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
192 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
193 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
195 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
196 /* Intel ICH3 (E7500/1) UDMA 100 */
197 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
198 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
199 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
200 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
202 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
204 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
206 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* ICH6 (and 6) (i915) UDMA 100 */
208 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 /* ICH7/7-R (i945, i975) UDMA 100*/
210 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* ICH8 Mobile PATA Controller */
213 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
215 /* NOTE: The following PCI ids must be kept in sync with the
216 * list in drivers/pci/quirks.c.
220 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
222 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
223 /* 6300ESB (ICH5 variant with broken PCS present bits) */
224 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
225 /* 6300ESB pretending RAID */
226 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
227 /* 82801FB/FW (ICH6/ICH6W) */
228 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
229 /* 82801FR/FRW (ICH6R/ICH6RW) */
230 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
231 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
232 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
233 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
234 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
235 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
236 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
237 /* Enterprise Southbridge 2 (631xESB/632xESB) */
238 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
239 /* SATA Controller 1 IDE (ICH8) */
240 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
241 /* SATA Controller 2 IDE (ICH8) */
242 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
243 /* Mobile SATA Controller IDE (ICH8M) */
244 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
245 /* SATA Controller IDE (ICH9) */
246 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
247 /* SATA Controller IDE (ICH9) */
248 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
249 /* SATA Controller IDE (ICH9) */
250 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
251 /* SATA Controller IDE (ICH9M) */
252 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
253 /* SATA Controller IDE (ICH9M) */
254 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
255 /* SATA Controller IDE (ICH9M) */
256 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
257 /* SATA Controller IDE (Tolapai) */
258 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
260 { } /* terminate list */
263 static struct pci_driver piix_pci_driver = {
265 .id_table = piix_pci_tbl,
266 .probe = piix_init_one,
267 .remove = ata_pci_remove_one,
269 .suspend = piix_pci_device_suspend,
270 .resume = piix_pci_device_resume,
274 static struct scsi_host_template piix_sht = {
275 .module = THIS_MODULE,
277 .ioctl = ata_scsi_ioctl,
278 .queuecommand = ata_scsi_queuecmd,
279 .can_queue = ATA_DEF_QUEUE,
280 .this_id = ATA_SHT_THIS_ID,
281 .sg_tablesize = LIBATA_MAX_PRD,
282 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
283 .emulated = ATA_SHT_EMULATED,
284 .use_clustering = ATA_SHT_USE_CLUSTERING,
285 .proc_name = DRV_NAME,
286 .dma_boundary = ATA_DMA_BOUNDARY,
287 .slave_configure = ata_scsi_slave_config,
288 .slave_destroy = ata_scsi_slave_destroy,
289 .bios_param = ata_std_bios_param,
292 static const struct ata_port_operations piix_pata_ops = {
293 .set_piomode = piix_set_piomode,
294 .set_dmamode = piix_set_dmamode,
295 .mode_filter = ata_pci_default_filter,
297 .tf_load = ata_tf_load,
298 .tf_read = ata_tf_read,
299 .check_status = ata_check_status,
300 .exec_command = ata_exec_command,
301 .dev_select = ata_std_dev_select,
303 .bmdma_setup = ata_bmdma_setup,
304 .bmdma_start = ata_bmdma_start,
305 .bmdma_stop = ata_bmdma_stop,
306 .bmdma_status = ata_bmdma_status,
307 .qc_prep = ata_qc_prep,
308 .qc_issue = ata_qc_issue_prot,
309 .data_xfer = ata_data_xfer,
311 .freeze = ata_bmdma_freeze,
312 .thaw = ata_bmdma_thaw,
313 .error_handler = piix_pata_error_handler,
314 .post_internal_cmd = ata_bmdma_post_internal_cmd,
315 .cable_detect = ata_cable_40wire,
317 .irq_handler = ata_interrupt,
318 .irq_clear = ata_bmdma_irq_clear,
319 .irq_on = ata_irq_on,
321 .port_start = ata_port_start,
324 static const struct ata_port_operations ich_pata_ops = {
325 .set_piomode = piix_set_piomode,
326 .set_dmamode = ich_set_dmamode,
327 .mode_filter = ata_pci_default_filter,
329 .tf_load = ata_tf_load,
330 .tf_read = ata_tf_read,
331 .check_status = ata_check_status,
332 .exec_command = ata_exec_command,
333 .dev_select = ata_std_dev_select,
335 .bmdma_setup = ata_bmdma_setup,
336 .bmdma_start = ata_bmdma_start,
337 .bmdma_stop = ata_bmdma_stop,
338 .bmdma_status = ata_bmdma_status,
339 .qc_prep = ata_qc_prep,
340 .qc_issue = ata_qc_issue_prot,
341 .data_xfer = ata_data_xfer,
343 .freeze = ata_bmdma_freeze,
344 .thaw = ata_bmdma_thaw,
345 .error_handler = piix_pata_error_handler,
346 .post_internal_cmd = ata_bmdma_post_internal_cmd,
347 .cable_detect = ich_pata_cable_detect,
349 .irq_handler = ata_interrupt,
350 .irq_clear = ata_bmdma_irq_clear,
351 .irq_on = ata_irq_on,
353 .port_start = ata_port_start,
356 static const struct ata_port_operations piix_sata_ops = {
357 .tf_load = ata_tf_load,
358 .tf_read = ata_tf_read,
359 .check_status = ata_check_status,
360 .exec_command = ata_exec_command,
361 .dev_select = ata_std_dev_select,
363 .bmdma_setup = ata_bmdma_setup,
364 .bmdma_start = ata_bmdma_start,
365 .bmdma_stop = ata_bmdma_stop,
366 .bmdma_status = ata_bmdma_status,
367 .qc_prep = ata_qc_prep,
368 .qc_issue = ata_qc_issue_prot,
369 .data_xfer = ata_data_xfer,
371 .freeze = ata_bmdma_freeze,
372 .thaw = ata_bmdma_thaw,
373 .error_handler = ata_bmdma_error_handler,
374 .post_internal_cmd = ata_bmdma_post_internal_cmd,
376 .irq_handler = ata_interrupt,
377 .irq_clear = ata_bmdma_irq_clear,
378 .irq_on = ata_irq_on,
380 .port_start = ata_port_start,
383 static const struct piix_map_db ich5_map_db = {
387 /* PM PS SM SS MAP */
388 { P0, NA, P1, NA }, /* 000b */
389 { P1, NA, P0, NA }, /* 001b */
392 { P0, P1, IDE, IDE }, /* 100b */
393 { P1, P0, IDE, IDE }, /* 101b */
394 { IDE, IDE, P0, P1 }, /* 110b */
395 { IDE, IDE, P1, P0 }, /* 111b */
399 static const struct piix_map_db ich6_map_db = {
403 /* PM PS SM SS MAP */
404 { P0, P2, P1, P3 }, /* 00b */
405 { IDE, IDE, P1, P3 }, /* 01b */
406 { P0, P2, IDE, IDE }, /* 10b */
411 static const struct piix_map_db ich6m_map_db = {
415 /* Map 01b isn't specified in the doc but some notebooks use
416 * it anyway. MAP 01b have been spotted on both ICH6M and
420 /* PM PS SM SS MAP */
421 { P0, P2, NA, NA }, /* 00b */
422 { IDE, IDE, P1, P3 }, /* 01b */
423 { P0, P2, IDE, IDE }, /* 10b */
428 static const struct piix_map_db ich8_map_db = {
432 /* PM PS SM SS MAP */
433 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
435 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
440 static const struct piix_map_db tolapai_map_db = {
444 /* PM PS SM SS MAP */
445 { P0, NA, P1, NA }, /* 00b */
446 { RV, RV, RV, RV }, /* 01b */
447 { RV, RV, RV, RV }, /* 10b */
452 static const struct piix_map_db ich9_2port_map_db = {
456 /* PM PS SM SS MAP */
457 { P0, NA, P1, NA }, /* 00b */
458 { RV, RV, RV, RV }, /* 01b */
459 { RV, RV, RV, RV }, /* 10b */
464 static const struct piix_map_db *piix_map_db_table[] = {
465 [ich5_sata] = &ich5_map_db,
466 [ich6_sata] = &ich6_map_db,
467 [ich6_sata_ahci] = &ich6_map_db,
468 [ich6m_sata_ahci] = &ich6m_map_db,
469 [ich8_sata_ahci] = &ich8_map_db,
470 [tolapai_sata_ahci] = &tolapai_map_db,
471 [ich9_2port_sata] = &ich9_2port_map_db,
474 static struct ata_port_info piix_port_info[] = {
475 [piix_pata_33] = /* PIIX4 at 33MHz */
478 .flags = PIIX_PATA_FLAGS,
479 .pio_mask = 0x1f, /* pio0-4 */
480 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
481 .udma_mask = ATA_UDMA_MASK_40C,
482 .port_ops = &piix_pata_ops,
485 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
488 .flags = PIIX_PATA_FLAGS,
489 .pio_mask = 0x1f, /* pio 0-4 */
490 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
491 .udma_mask = ATA_UDMA2, /* UDMA33 */
492 .port_ops = &ich_pata_ops,
495 [ich_pata_66] = /* ICH controllers up to 66MHz */
498 .flags = PIIX_PATA_FLAGS,
499 .pio_mask = 0x1f, /* pio 0-4 */
500 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
501 .udma_mask = ATA_UDMA4,
502 .port_ops = &ich_pata_ops,
508 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
509 .pio_mask = 0x1f, /* pio0-4 */
510 .mwdma_mask = 0x06, /* mwdma1-2 */
511 .udma_mask = ATA_UDMA5, /* udma0-5 */
512 .port_ops = &ich_pata_ops,
518 .flags = PIIX_SATA_FLAGS,
519 .pio_mask = 0x1f, /* pio0-4 */
520 .mwdma_mask = 0x07, /* mwdma0-2 */
521 .udma_mask = ATA_UDMA6,
522 .port_ops = &piix_sata_ops,
528 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
529 .pio_mask = 0x1f, /* pio0-4 */
530 .mwdma_mask = 0x07, /* mwdma0-2 */
531 .udma_mask = ATA_UDMA6,
532 .port_ops = &piix_sata_ops,
538 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
540 .pio_mask = 0x1f, /* pio0-4 */
541 .mwdma_mask = 0x07, /* mwdma0-2 */
542 .udma_mask = ATA_UDMA6,
543 .port_ops = &piix_sata_ops,
549 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
551 .pio_mask = 0x1f, /* pio0-4 */
552 .mwdma_mask = 0x07, /* mwdma0-2 */
553 .udma_mask = ATA_UDMA6,
554 .port_ops = &piix_sata_ops,
560 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
562 .pio_mask = 0x1f, /* pio0-4 */
563 .mwdma_mask = 0x07, /* mwdma0-2 */
564 .udma_mask = ATA_UDMA6,
565 .port_ops = &piix_sata_ops,
568 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
571 .flags = PIIX_PATA_FLAGS,
572 .pio_mask = 0x1f, /* pio0-4 */
573 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
574 .port_ops = &piix_pata_ops,
577 [tolapai_sata_ahci] =
580 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
582 .pio_mask = 0x1f, /* pio0-4 */
583 .mwdma_mask = 0x07, /* mwdma0-2 */
584 .udma_mask = ATA_UDMA6,
585 .port_ops = &piix_sata_ops,
591 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
593 .pio_mask = 0x1f, /* pio0-4 */
594 .mwdma_mask = 0x07, /* mwdma0-2 */
595 .udma_mask = ATA_UDMA6,
596 .port_ops = &piix_sata_ops,
600 static struct pci_bits piix_enable_bits[] = {
601 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
602 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
605 MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
606 MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
607 MODULE_LICENSE("GPL");
608 MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
609 MODULE_VERSION(DRV_VERSION);
618 * List of laptops that use short cables rather than 80 wire
621 static const struct ich_laptop ich_laptop[] = {
622 /* devid, subvendor, subdev */
623 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
624 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
625 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
626 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
627 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
628 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
634 * ich_pata_cable_detect - Probe host controller cable detect info
635 * @ap: Port for which cable detect info is desired
637 * Read 80c cable indicator from ATA PCI device's PCI config
638 * register. This register is normally set by firmware (BIOS).
641 * None (inherited from caller).
644 static int ich_pata_cable_detect(struct ata_port *ap)
646 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
647 const struct ich_laptop *lap = &ich_laptop[0];
650 /* Check for specials - Acer Aspire 5602WLMi */
651 while (lap->device) {
652 if (lap->device == pdev->device &&
653 lap->subvendor == pdev->subsystem_vendor &&
654 lap->subdevice == pdev->subsystem_device)
655 return ATA_CBL_PATA40_SHORT;
660 /* check BIOS cable detect results */
661 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
662 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
663 if ((tmp & mask) == 0)
664 return ATA_CBL_PATA40;
665 return ATA_CBL_PATA80;
669 * piix_pata_prereset - prereset for PATA host controller
671 * @deadline: deadline jiffies for the operation
674 * None (inherited from caller).
676 static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
678 struct ata_port *ap = link->ap;
679 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
681 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
683 return ata_std_prereset(link, deadline);
686 static void piix_pata_error_handler(struct ata_port *ap)
688 ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
693 * piix_set_piomode - Initialize host controller PATA PIO timings
694 * @ap: Port whose timings we are configuring
697 * Set PIO mode for device, in host controller PCI config space.
700 * None (inherited from caller).
703 static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
705 unsigned int pio = adev->pio_mode - XFER_PIO_0;
706 struct pci_dev *dev = to_pci_dev(ap->host->dev);
707 unsigned int is_slave = (adev->devno != 0);
708 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
709 unsigned int slave_port = 0x44;
716 * See Intel Document 298600-004 for the timing programing rules
717 * for ICH controllers.
720 static const /* ISP RTC */
721 u8 timings[][2] = { { 0, 0 },
728 control |= 1; /* TIME1 enable */
729 if (ata_pio_need_iordy(adev))
730 control |= 2; /* IE enable */
732 /* Intel specifies that the PPE functionality is for disk only */
733 if (adev->class == ATA_DEV_ATA)
734 control |= 4; /* PPE enable */
736 /* PIO configuration clears DTE unconditionally. It will be
737 * programmed in set_dmamode which is guaranteed to be called
738 * after set_piomode if any DMA mode is available.
740 pci_read_config_word(dev, master_port, &master_data);
742 /* clear TIME1|IE1|PPE1|DTE1 */
743 master_data &= 0xff0f;
744 /* Enable SITRE (seperate slave timing register) */
745 master_data |= 0x4000;
746 /* enable PPE1, IE1 and TIME1 as needed */
747 master_data |= (control << 4);
748 pci_read_config_byte(dev, slave_port, &slave_data);
749 slave_data &= (ap->port_no ? 0x0f : 0xf0);
750 /* Load the timing nibble for this slave */
751 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
752 << (ap->port_no ? 4 : 0);
754 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
755 master_data &= 0xccf0;
756 /* Enable PPE, IE and TIME as appropriate */
757 master_data |= control;
758 /* load ISP and RCT */
760 (timings[pio][0] << 12) |
761 (timings[pio][1] << 8);
763 pci_write_config_word(dev, master_port, master_data);
765 pci_write_config_byte(dev, slave_port, slave_data);
767 /* Ensure the UDMA bit is off - it will be turned back on if
771 pci_read_config_byte(dev, 0x48, &udma_enable);
772 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
773 pci_write_config_byte(dev, 0x48, udma_enable);
778 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
779 * @ap: Port whose timings we are configuring
780 * @adev: Drive in question
781 * @udma: udma mode, 0 - 6
782 * @isich: set if the chip is an ICH device
784 * Set UDMA mode for device, in host controller PCI config space.
787 * None (inherited from caller).
790 static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
792 struct pci_dev *dev = to_pci_dev(ap->host->dev);
793 u8 master_port = ap->port_no ? 0x42 : 0x40;
795 u8 speed = adev->dma_mode;
796 int devid = adev->devno + 2 * ap->port_no;
799 static const /* ISP RTC */
800 u8 timings[][2] = { { 0, 0 },
806 pci_read_config_word(dev, master_port, &master_data);
808 pci_read_config_byte(dev, 0x48, &udma_enable);
810 if (speed >= XFER_UDMA_0) {
811 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
814 int u_clock, u_speed;
817 * UDMA is handled by a combination of clock switching and
818 * selection of dividers
820 * Handy rule: Odd modes are UDMATIMx 01, even are 02
821 * except UDMA0 which is 00
823 u_speed = min(2 - (udma & 1), udma);
825 u_clock = 0x1000; /* 100Mhz */
827 u_clock = 1; /* 66Mhz */
829 u_clock = 0; /* 33Mhz */
831 udma_enable |= (1 << devid);
833 /* Load the CT/RP selection */
834 pci_read_config_word(dev, 0x4A, &udma_timing);
835 udma_timing &= ~(3 << (4 * devid));
836 udma_timing |= u_speed << (4 * devid);
837 pci_write_config_word(dev, 0x4A, udma_timing);
840 /* Select a 33/66/100Mhz clock */
841 pci_read_config_word(dev, 0x54, &ideconf);
842 ideconf &= ~(0x1001 << devid);
843 ideconf |= u_clock << devid;
844 /* For ICH or later we should set bit 10 for better
845 performance (WR_PingPong_En) */
846 pci_write_config_word(dev, 0x54, ideconf);
850 * MWDMA is driven by the PIO timings. We must also enable
851 * IORDY unconditionally along with TIME1. PPE has already
852 * been set when the PIO timing was set.
854 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
855 unsigned int control;
857 const unsigned int needed_pio[3] = {
858 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
860 int pio = needed_pio[mwdma] - XFER_PIO_0;
862 control = 3; /* IORDY|TIME1 */
864 /* If the drive MWDMA is faster than it can do PIO then
865 we must force PIO into PIO0 */
867 if (adev->pio_mode < needed_pio[mwdma])
868 /* Enable DMA timing only */
869 control |= 8; /* PIO cycles in PIO0 */
871 if (adev->devno) { /* Slave */
872 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
873 master_data |= control << 4;
874 pci_read_config_byte(dev, 0x44, &slave_data);
875 slave_data &= (ap->port_no ? 0x0f : 0xf0);
876 /* Load the matching timing */
877 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
878 pci_write_config_byte(dev, 0x44, slave_data);
879 } else { /* Master */
880 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
881 and master timing bits */
882 master_data |= control;
884 (timings[pio][0] << 12) |
885 (timings[pio][1] << 8);
889 udma_enable &= ~(1 << devid);
890 pci_write_config_word(dev, master_port, master_data);
893 /* Don't scribble on 0x48 if the controller does not support UDMA */
895 pci_write_config_byte(dev, 0x48, udma_enable);
899 * piix_set_dmamode - Initialize host controller PATA DMA timings
900 * @ap: Port whose timings we are configuring
903 * Set MW/UDMA mode for device, in host controller PCI config space.
906 * None (inherited from caller).
909 static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
911 do_pata_set_dmamode(ap, adev, 0);
915 * ich_set_dmamode - Initialize host controller PATA DMA timings
916 * @ap: Port whose timings we are configuring
919 * Set MW/UDMA mode for device, in host controller PCI config space.
922 * None (inherited from caller).
925 static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
927 do_pata_set_dmamode(ap, adev, 1);
931 static int piix_broken_suspend(void)
933 static const struct dmi_system_id sysids[] = {
937 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
938 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
944 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
945 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
951 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
952 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
956 .ident = "Satellite U200",
958 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
959 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
963 .ident = "Satellite Pro U200",
965 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
966 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
970 .ident = "Satellite U205",
972 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
973 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
977 .ident = "Portege M500",
979 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
980 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
984 { } /* terminate list */
986 static const char *oemstrs[] = {
991 if (dmi_check_system(sysids))
994 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
995 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1001 static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1003 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1004 unsigned long flags;
1007 rc = ata_host_suspend(host, mesg);
1011 /* Some braindamaged ACPI suspend implementations expect the
1012 * controller to be awake on entry; otherwise, it burns cpu
1013 * cycles and power trying to do something to the sleeping
1016 if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
1017 pci_save_state(pdev);
1019 /* mark its power state as "unknown", since we don't
1020 * know if e.g. the BIOS will change its device state
1023 if (pdev->current_state == PCI_D0)
1024 pdev->current_state = PCI_UNKNOWN;
1026 /* tell resume that it's waking up from broken suspend */
1027 spin_lock_irqsave(&host->lock, flags);
1028 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1029 spin_unlock_irqrestore(&host->lock, flags);
1031 ata_pci_device_do_suspend(pdev, mesg);
1036 static int piix_pci_device_resume(struct pci_dev *pdev)
1038 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1039 unsigned long flags;
1042 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1043 spin_lock_irqsave(&host->lock, flags);
1044 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1045 spin_unlock_irqrestore(&host->lock, flags);
1047 pci_set_power_state(pdev, PCI_D0);
1048 pci_restore_state(pdev);
1050 /* PCI device wasn't disabled during suspend. Use
1051 * pci_reenable_device() to avoid affecting the enable
1054 rc = pci_reenable_device(pdev);
1056 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1057 "device after resume (%d)\n", rc);
1059 rc = ata_pci_device_do_resume(pdev);
1062 ata_host_resume(host);
1068 #define AHCI_PCI_BAR 5
1069 #define AHCI_GLOBAL_CTL 0x04
1070 #define AHCI_ENABLE (1 << 31)
1071 static int piix_disable_ahci(struct pci_dev *pdev)
1077 /* BUG: pci_enable_device has not yet been called. This
1078 * works because this device is usually set up by BIOS.
1081 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1082 !pci_resource_len(pdev, AHCI_PCI_BAR))
1085 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
1089 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1090 if (tmp & AHCI_ENABLE) {
1091 tmp &= ~AHCI_ENABLE;
1092 writel(tmp, mmio + AHCI_GLOBAL_CTL);
1094 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1095 if (tmp & AHCI_ENABLE)
1099 pci_iounmap(pdev, mmio);
1104 * piix_check_450nx_errata - Check for problem 450NX setup
1105 * @ata_dev: the PCI device to check
1107 * Check for the present of 450NX errata #19 and errata #25. If
1108 * they are found return an error code so we can turn off DMA
1111 static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1113 struct pci_dev *pdev = NULL;
1115 int no_piix_dma = 0;
1117 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
1118 /* Look for 450NX PXB. Check for problem configurations
1119 A PCI quirk checks bit 6 already */
1120 pci_read_config_word(pdev, 0x41, &cfg);
1121 /* Only on the original revision: IDE DMA can hang */
1122 if (pdev->revision == 0x00)
1124 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
1125 else if (cfg & (1<<14) && pdev->revision < 5)
1129 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
1130 if (no_piix_dma == 2)
1131 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1135 static void __devinit piix_init_pcs(struct pci_dev *pdev,
1136 struct ata_port_info *pinfo,
1137 const struct piix_map_db *map_db)
1141 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1143 new_pcs = pcs | map_db->port_enable;
1145 if (new_pcs != pcs) {
1146 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1147 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1152 static void __devinit piix_init_sata_map(struct pci_dev *pdev,
1153 struct ata_port_info *pinfo,
1154 const struct piix_map_db *map_db)
1156 struct piix_host_priv *hpriv = pinfo[0].private_data;
1158 int i, invalid_map = 0;
1161 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1163 map = map_db->map[map_value & map_db->mask];
1165 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1166 for (i = 0; i < 4; i++) {
1178 WARN_ON((i & 1) || map[i + 1] != IDE);
1179 pinfo[i / 2] = piix_port_info[ich_pata_100];
1180 pinfo[i / 2].private_data = hpriv;
1186 printk(" P%d", map[i]);
1188 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1195 dev_printk(KERN_ERR, &pdev->dev,
1196 "invalid MAP value %u\n", map_value);
1201 static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1203 static const struct dmi_system_id sysids[] = {
1205 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1206 * isn't used to boot the system which
1207 * disables the channel.
1211 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1212 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1216 { } /* terminate list */
1220 if (!dmi_check_system(sysids))
1223 /* The datasheet says that bit 18 is NOOP but certain systems
1224 * seem to use it to disable a channel. Clear the bit on the
1227 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1228 if (iocfg & (1 << 18)) {
1229 dev_printk(KERN_INFO, &pdev->dev,
1230 "applying IOCFG bit18 quirk\n");
1231 iocfg &= ~(1 << 18);
1232 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1237 * piix_init_one - Register PIIX ATA PCI device with kernel services
1238 * @pdev: PCI device to register
1239 * @ent: Entry in piix_pci_tbl matching with @pdev
1241 * Called from kernel PCI layer. We probe for combined mode (sigh),
1242 * and then hand over control to libata, for it to do the rest.
1245 * Inherited from PCI layer (may sleep).
1248 * Zero on success, or -ERRNO value.
1251 static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1253 static int printed_version;
1254 struct device *dev = &pdev->dev;
1255 struct ata_port_info port_info[2];
1256 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
1257 struct piix_host_priv *hpriv;
1258 unsigned long port_flags;
1260 if (!printed_version++)
1261 dev_printk(KERN_DEBUG, &pdev->dev,
1262 "version " DRV_VERSION "\n");
1264 /* no hotplugging support (FIXME) */
1265 if (!in_module_init)
1268 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1272 port_info[0] = piix_port_info[ent->driver_data];
1273 port_info[1] = piix_port_info[ent->driver_data];
1274 port_info[0].private_data = hpriv;
1275 port_info[1].private_data = hpriv;
1277 port_flags = port_info[0].flags;
1279 if (port_flags & PIIX_FLAG_AHCI) {
1281 pci_read_config_byte(pdev, PIIX_SCC, &tmp);
1282 if (tmp == PIIX_AHCI_DEVICE) {
1283 int rc = piix_disable_ahci(pdev);
1289 /* Initialize SATA map */
1290 if (port_flags & ATA_FLAG_SATA) {
1291 piix_init_sata_map(pdev, port_info,
1292 piix_map_db_table[ent->driver_data]);
1293 piix_init_pcs(pdev, port_info,
1294 piix_map_db_table[ent->driver_data]);
1297 /* apply IOCFG bit18 quirk */
1298 piix_iocfg_bit18_quirk(pdev);
1300 /* On ICH5, some BIOSen disable the interrupt using the
1301 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1302 * On ICH6, this bit has the same effect, but only when
1303 * MSI is disabled (and it is disabled, as we don't use
1304 * message-signalled interrupts currently).
1306 if (port_flags & PIIX_FLAG_CHECKINTR)
1309 if (piix_check_450nx_errata(pdev)) {
1310 /* This writes into the master table but it does not
1311 really matter for this errata as we will apply it to
1312 all the PIIX devices on the board */
1313 port_info[0].mwdma_mask = 0;
1314 port_info[0].udma_mask = 0;
1315 port_info[1].mwdma_mask = 0;
1316 port_info[1].udma_mask = 0;
1318 return ata_pci_init_one(pdev, ppi);
1321 static int __init piix_init(void)
1325 DPRINTK("pci_register_driver\n");
1326 rc = pci_register_driver(&piix_pci_driver);
1336 static void __exit piix_exit(void)
1338 pci_unregister_driver(&piix_pci_driver);
1341 module_init(piix_init);
1342 module_exit(piix_exit);