]> pilppa.org Git - linux-2.6-omap-h63xx.git/blob - drivers/gpu/drm/radeon/r600_cp.c
drm/r600: fix rptr address along lines of previous fixes to radeon.
[linux-2.6-omap-h63xx.git] / drivers / gpu / drm / radeon / r600_cp.c
1 /*
2  * Copyright 2008-2009 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice (including the next
13  * paragraph) shall be included in all copies or substantial portions of the
14  * Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22  * DEALINGS IN THE SOFTWARE.
23  *
24  * Authors:
25  *     Dave Airlie <airlied@redhat.com>
26  *     Alex Deucher <alexander.deucher@amd.com>
27  */
28
29 #include "drmP.h"
30 #include "drm.h"
31 #include "radeon_drm.h"
32 #include "radeon_drv.h"
33
34 #include "r600_microcode.h"
35
36 # define ATI_PCIGART_PAGE_SIZE          4096    /**< PCI GART page size */
37 # define ATI_PCIGART_PAGE_MASK          (~(ATI_PCIGART_PAGE_SIZE-1))
38
39 #define R600_PTE_VALID     (1 << 0)
40 #define R600_PTE_SYSTEM    (1 << 1)
41 #define R600_PTE_SNOOPED   (1 << 2)
42 #define R600_PTE_READABLE  (1 << 5)
43 #define R600_PTE_WRITEABLE (1 << 6)
44
45 /* MAX values used for gfx init */
46 #define R6XX_MAX_SH_GPRS           256
47 #define R6XX_MAX_TEMP_GPRS         16
48 #define R6XX_MAX_SH_THREADS        256
49 #define R6XX_MAX_SH_STACK_ENTRIES  4096
50 #define R6XX_MAX_BACKENDS          8
51 #define R6XX_MAX_BACKENDS_MASK     0xff
52 #define R6XX_MAX_SIMDS             8
53 #define R6XX_MAX_SIMDS_MASK        0xff
54 #define R6XX_MAX_PIPES             8
55 #define R6XX_MAX_PIPES_MASK        0xff
56
57 #define R7XX_MAX_SH_GPRS           256
58 #define R7XX_MAX_TEMP_GPRS         16
59 #define R7XX_MAX_SH_THREADS        256
60 #define R7XX_MAX_SH_STACK_ENTRIES  4096
61 #define R7XX_MAX_BACKENDS          8
62 #define R7XX_MAX_BACKENDS_MASK     0xff
63 #define R7XX_MAX_SIMDS             16
64 #define R7XX_MAX_SIMDS_MASK        0xffff
65 #define R7XX_MAX_PIPES             8
66 #define R7XX_MAX_PIPES_MASK        0xff
67
68 static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
69 {
70         int i;
71
72         dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
73
74         for (i = 0; i < dev_priv->usec_timeout; i++) {
75                 int slots;
76                 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
77                         slots = (RADEON_READ(R600_GRBM_STATUS)
78                                  & R700_CMDFIFO_AVAIL_MASK);
79                 else
80                         slots = (RADEON_READ(R600_GRBM_STATUS)
81                                  & R600_CMDFIFO_AVAIL_MASK);
82                 if (slots >= entries)
83                         return 0;
84                 DRM_UDELAY(1);
85         }
86         DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
87                  RADEON_READ(R600_GRBM_STATUS),
88                  RADEON_READ(R600_GRBM_STATUS2));
89
90         return -EBUSY;
91 }
92
93 static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
94 {
95         int i, ret;
96
97         dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
98
99         if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
100                 ret = r600_do_wait_for_fifo(dev_priv, 8);
101         else
102                 ret = r600_do_wait_for_fifo(dev_priv, 16);
103         if (ret)
104                 return ret;
105         for (i = 0; i < dev_priv->usec_timeout; i++) {
106                 if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
107                         return 0;
108                 DRM_UDELAY(1);
109         }
110         DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
111                  RADEON_READ(R600_GRBM_STATUS),
112                  RADEON_READ(R600_GRBM_STATUS2));
113
114         return -EBUSY;
115 }
116
117 void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
118 {
119         struct drm_sg_mem *entry = dev->sg;
120         int max_pages;
121         int pages;
122         int i;
123
124         if (gart_info->bus_addr) {
125                 max_pages = (gart_info->table_size / sizeof(u32));
126                 pages = (entry->pages <= max_pages)
127                   ? entry->pages : max_pages;
128
129                 for (i = 0; i < pages; i++) {
130                         if (!entry->busaddr[i])
131                                 break;
132                         pci_unmap_single(dev->pdev, entry->busaddr[i],
133                                          PAGE_SIZE, PCI_DMA_TODEVICE);
134                 }
135                 if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
136                         gart_info->bus_addr = 0;
137         }
138 }
139
140 /* R600 has page table setup */
141 int r600_page_table_init(struct drm_device *dev)
142 {
143         drm_radeon_private_t *dev_priv = dev->dev_private;
144         struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
145         struct drm_local_map *map = &gart_info->mapping;
146         struct drm_sg_mem *entry = dev->sg;
147         int ret = 0;
148         int i, j;
149         int pages;
150         u64 page_base;
151         dma_addr_t entry_addr;
152         int max_ati_pages, max_real_pages, gart_idx;
153
154         /* okay page table is available - lets rock */
155         max_ati_pages = (gart_info->table_size / sizeof(u64));
156         max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
157
158         pages = (entry->pages <= max_real_pages) ?
159                 entry->pages : max_real_pages;
160
161         memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u64));
162
163         gart_idx = 0;
164         for (i = 0; i < pages; i++) {
165                 entry->busaddr[i] = pci_map_single(dev->pdev,
166                                                    page_address(entry->
167                                                                 pagelist[i]),
168                                                    PAGE_SIZE, PCI_DMA_TODEVICE);
169                 if (entry->busaddr[i] == 0) {
170                         DRM_ERROR("unable to map PCIGART pages!\n");
171                         r600_page_table_cleanup(dev, gart_info);
172                         ret = -EINVAL;
173                         goto done;
174                 }
175                 entry_addr = entry->busaddr[i];
176                 for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
177                         page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
178                         page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
179                         page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
180
181                         DRM_WRITE64(map, gart_idx * sizeof(u64), page_base);
182
183                         gart_idx++;
184
185                         if ((i % 128) == 0)
186                                 DRM_DEBUG("page entry %d: 0x%016llx\n",
187                                     i, (unsigned long long)page_base);
188                         entry_addr += ATI_PCIGART_PAGE_SIZE;
189                 }
190         }
191 done:
192         return ret;
193 }
194
195 static void r600_vm_flush_gart_range(struct drm_device *dev)
196 {
197         drm_radeon_private_t *dev_priv = dev->dev_private;
198         u32 resp, countdown = 1000;
199         RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
200         RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
201         RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
202
203         do {
204                 resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
205                 countdown--;
206                 DRM_UDELAY(1);
207         } while (((resp & 0xf0) == 0) && countdown);
208 }
209
210 static void r600_vm_init(struct drm_device *dev)
211 {
212         drm_radeon_private_t *dev_priv = dev->dev_private;
213         /* initialise the VM to use the page table we constructed up there */
214         u32 vm_c0, i;
215         u32 mc_rd_a;
216         u32 vm_l2_cntl, vm_l2_cntl3;
217         /* okay set up the PCIE aperture type thingo */
218         RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
219         RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
220         RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
221
222         /* setup MC RD a */
223         mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
224                 R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
225                 R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
226
227         RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
228         RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
229
230         RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
231         RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
232
233         RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
234         RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
235
236         RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
237         RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
238
239         RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
240         RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
241
242         RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
243         RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
244
245         RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
246         RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
247
248         vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
249         vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
250         RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
251
252         RADEON_WRITE(R600_VM_L2_CNTL2, 0);
253         vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
254                        R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
255                        R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
256         RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
257
258         vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
259
260         RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
261
262         vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
263
264         /* disable all other contexts */
265         for (i = 1; i < 8; i++)
266                 RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
267
268         RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
269         RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
270         RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
271
272         r600_vm_flush_gart_range(dev);
273 }
274
275 /* load r600 microcode */
276 static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
277 {
278         int i;
279
280         r600_do_cp_stop(dev_priv);
281
282         RADEON_WRITE(R600_CP_RB_CNTL,
283                      R600_RB_NO_UPDATE |
284                      R600_RB_BLKSZ(15) |
285                      R600_RB_BUFSZ(3));
286
287         RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
288         RADEON_READ(R600_GRBM_SOFT_RESET);
289         DRM_UDELAY(15000);
290         RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
291
292         RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
293
294         if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600)) {
295                 DRM_INFO("Loading R600 CP Microcode\n");
296                 for (i = 0; i < PM4_UCODE_SIZE; i++) {
297                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
298                                      R600_cp_microcode[i][0]);
299                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
300                                      R600_cp_microcode[i][1]);
301                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
302                                      R600_cp_microcode[i][2]);
303                 }
304
305                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
306                 DRM_INFO("Loading R600 PFP Microcode\n");
307                 for (i = 0; i < PFP_UCODE_SIZE; i++)
308                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, R600_pfp_microcode[i]);
309         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610)) {
310                 DRM_INFO("Loading RV610 CP Microcode\n");
311                 for (i = 0; i < PM4_UCODE_SIZE; i++) {
312                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
313                                      RV610_cp_microcode[i][0]);
314                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
315                                      RV610_cp_microcode[i][1]);
316                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
317                                      RV610_cp_microcode[i][2]);
318                 }
319
320                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
321                 DRM_INFO("Loading RV610 PFP Microcode\n");
322                 for (i = 0; i < PFP_UCODE_SIZE; i++)
323                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV610_pfp_microcode[i]);
324         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
325                 DRM_INFO("Loading RV630 CP Microcode\n");
326                 for (i = 0; i < PM4_UCODE_SIZE; i++) {
327                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
328                                      RV630_cp_microcode[i][0]);
329                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
330                                      RV630_cp_microcode[i][1]);
331                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
332                                      RV630_cp_microcode[i][2]);
333                 }
334
335                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
336                 DRM_INFO("Loading RV630 PFP Microcode\n");
337                 for (i = 0; i < PFP_UCODE_SIZE; i++)
338                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV630_pfp_microcode[i]);
339         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620)) {
340                 DRM_INFO("Loading RV620 CP Microcode\n");
341                 for (i = 0; i < PM4_UCODE_SIZE; i++) {
342                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
343                                      RV620_cp_microcode[i][0]);
344                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
345                                      RV620_cp_microcode[i][1]);
346                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
347                                      RV620_cp_microcode[i][2]);
348                 }
349
350                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
351                 DRM_INFO("Loading RV620 PFP Microcode\n");
352                 for (i = 0; i < PFP_UCODE_SIZE; i++)
353                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV620_pfp_microcode[i]);
354         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
355                 DRM_INFO("Loading RV635 CP Microcode\n");
356                 for (i = 0; i < PM4_UCODE_SIZE; i++) {
357                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
358                                      RV635_cp_microcode[i][0]);
359                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
360                                      RV635_cp_microcode[i][1]);
361                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
362                                      RV635_cp_microcode[i][2]);
363                 }
364
365                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
366                 DRM_INFO("Loading RV635 PFP Microcode\n");
367                 for (i = 0; i < PFP_UCODE_SIZE; i++)
368                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV635_pfp_microcode[i]);
369         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)) {
370                 DRM_INFO("Loading RV670 CP Microcode\n");
371                 for (i = 0; i < PM4_UCODE_SIZE; i++) {
372                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
373                                      RV670_cp_microcode[i][0]);
374                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
375                                      RV670_cp_microcode[i][1]);
376                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
377                                      RV670_cp_microcode[i][2]);
378                 }
379
380                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
381                 DRM_INFO("Loading RV670 PFP Microcode\n");
382                 for (i = 0; i < PFP_UCODE_SIZE; i++)
383                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV670_pfp_microcode[i]);
384         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
385                 DRM_INFO("Loading RS780 CP Microcode\n");
386                 for (i = 0; i < PM4_UCODE_SIZE; i++) {
387                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
388                                      RV670_cp_microcode[i][0]);
389                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
390                                      RV670_cp_microcode[i][1]);
391                         RADEON_WRITE(R600_CP_ME_RAM_DATA,
392                                      RV670_cp_microcode[i][2]);
393                 }
394
395                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
396                 DRM_INFO("Loading RS780 PFP Microcode\n");
397                 for (i = 0; i < PFP_UCODE_SIZE; i++)
398                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV670_pfp_microcode[i]);
399         }
400         RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
401         RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
402         RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
403
404 }
405
406 static void r700_vm_init(struct drm_device *dev)
407 {
408         drm_radeon_private_t *dev_priv = dev->dev_private;
409         /* initialise the VM to use the page table we constructed up there */
410         u32 vm_c0, i;
411         u32 mc_vm_md_l1;
412         u32 vm_l2_cntl, vm_l2_cntl3;
413         /* okay set up the PCIE aperture type thingo */
414         RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
415         RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
416         RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
417
418         mc_vm_md_l1 = R700_ENABLE_L1_TLB |
419             R700_ENABLE_L1_FRAGMENT_PROCESSING |
420             R700_SYSTEM_ACCESS_MODE_IN_SYS |
421             R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
422             R700_EFFECTIVE_L1_TLB_SIZE(5) |
423             R700_EFFECTIVE_L1_QUEUE_SIZE(5);
424
425         RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
426         RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
427         RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
428         RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
429         RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
430         RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
431         RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
432
433         vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
434         vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
435         RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
436
437         RADEON_WRITE(R600_VM_L2_CNTL2, 0);
438         vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
439         RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
440
441         vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
442
443         RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
444
445         vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
446
447         /* disable all other contexts */
448         for (i = 1; i < 8; i++)
449                 RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
450
451         RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
452         RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
453         RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
454
455         r600_vm_flush_gart_range(dev);
456 }
457
458 /* load r600 microcode */
459 static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
460 {
461         int i;
462
463         r600_do_cp_stop(dev_priv);
464
465         RADEON_WRITE(R600_CP_RB_CNTL,
466                      R600_RB_NO_UPDATE |
467                      (15 << 8) |
468                      (3 << 0));
469
470         RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
471         RADEON_READ(R600_GRBM_SOFT_RESET);
472         DRM_UDELAY(15000);
473         RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
474
475
476         if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)) {
477                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
478                 DRM_INFO("Loading RV770 PFP Microcode\n");
479                 for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
480                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV770_pfp_microcode[i]);
481                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
482
483                 RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
484                 DRM_INFO("Loading RV770 CP Microcode\n");
485                 for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
486                         RADEON_WRITE(R600_CP_ME_RAM_DATA, RV770_cp_microcode[i]);
487                 RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
488
489         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV730)) {
490                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
491                 DRM_INFO("Loading RV730 PFP Microcode\n");
492                 for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
493                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV730_pfp_microcode[i]);
494                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
495
496                 RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
497                 DRM_INFO("Loading RV730 CP Microcode\n");
498                 for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
499                         RADEON_WRITE(R600_CP_ME_RAM_DATA, RV730_cp_microcode[i]);
500                 RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
501
502         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)) {
503                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
504                 DRM_INFO("Loading RV710 PFP Microcode\n");
505                 for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
506                         RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV710_pfp_microcode[i]);
507                 RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
508
509                 RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
510                 DRM_INFO("Loading RV710 CP Microcode\n");
511                 for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
512                         RADEON_WRITE(R600_CP_ME_RAM_DATA, RV710_cp_microcode[i]);
513                 RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
514
515         }
516         RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
517         RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
518         RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
519
520 }
521
522 static void r600_test_writeback(drm_radeon_private_t *dev_priv)
523 {
524         u32 tmp;
525
526         /* Start with assuming that writeback doesn't work */
527         dev_priv->writeback_works = 0;
528
529         /* Writeback doesn't seem to work everywhere, test it here and possibly
530          * enable it if it appears to work
531          */
532         radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
533
534         RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
535
536         for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
537                 u32 val;
538
539                 val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
540                 if (val == 0xdeadbeef)
541                         break;
542                 DRM_UDELAY(1);
543         }
544
545         if (tmp < dev_priv->usec_timeout) {
546                 dev_priv->writeback_works = 1;
547                 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
548         } else {
549                 dev_priv->writeback_works = 0;
550                 DRM_INFO("writeback test failed\n");
551         }
552         if (radeon_no_wb == 1) {
553                 dev_priv->writeback_works = 0;
554                 DRM_INFO("writeback forced off\n");
555         }
556
557         if (!dev_priv->writeback_works) {
558                 /* Disable writeback to avoid unnecessary bus master transfer */
559                 RADEON_WRITE(R600_CP_RB_CNTL, RADEON_READ(R600_CP_RB_CNTL) |
560                              RADEON_RB_NO_UPDATE);
561                 RADEON_WRITE(R600_SCRATCH_UMSK, 0);
562         }
563 }
564
565 int r600_do_engine_reset(struct drm_device *dev)
566 {
567         drm_radeon_private_t *dev_priv = dev->dev_private;
568         u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
569
570         DRM_INFO("Resetting GPU\n");
571
572         cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
573         cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
574         RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
575
576         RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
577         RADEON_READ(R600_GRBM_SOFT_RESET);
578         DRM_UDELAY(50);
579         RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
580         RADEON_READ(R600_GRBM_SOFT_RESET);
581
582         RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
583         cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
584         RADEON_WRITE(R600_CP_RB_CNTL, R600_RB_RPTR_WR_ENA);
585
586         RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
587         RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
588         RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
589         RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
590
591         /* Reset the CP ring */
592         r600_do_cp_reset(dev_priv);
593
594         /* The CP is no longer running after an engine reset */
595         dev_priv->cp_running = 0;
596
597         /* Reset any pending vertex, indirect buffers */
598         radeon_freelist_reset(dev);
599
600         return 0;
601
602 }
603
604 static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
605                                              u32 num_backends,
606                                              u32 backend_disable_mask)
607 {
608         u32 backend_map = 0;
609         u32 enabled_backends_mask;
610         u32 enabled_backends_count;
611         u32 cur_pipe;
612         u32 swizzle_pipe[R6XX_MAX_PIPES];
613         u32 cur_backend;
614         u32 i;
615
616         if (num_tile_pipes > R6XX_MAX_PIPES)
617                 num_tile_pipes = R6XX_MAX_PIPES;
618         if (num_tile_pipes < 1)
619                 num_tile_pipes = 1;
620         if (num_backends > R6XX_MAX_BACKENDS)
621                 num_backends = R6XX_MAX_BACKENDS;
622         if (num_backends < 1)
623                 num_backends = 1;
624
625         enabled_backends_mask = 0;
626         enabled_backends_count = 0;
627         for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
628                 if (((backend_disable_mask >> i) & 1) == 0) {
629                         enabled_backends_mask |= (1 << i);
630                         ++enabled_backends_count;
631                 }
632                 if (enabled_backends_count == num_backends)
633                         break;
634         }
635
636         if (enabled_backends_count == 0) {
637                 enabled_backends_mask = 1;
638                 enabled_backends_count = 1;
639         }
640
641         if (enabled_backends_count != num_backends)
642                 num_backends = enabled_backends_count;
643
644         memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
645         switch (num_tile_pipes) {
646         case 1:
647                 swizzle_pipe[0] = 0;
648                 break;
649         case 2:
650                 swizzle_pipe[0] = 0;
651                 swizzle_pipe[1] = 1;
652                 break;
653         case 3:
654                 swizzle_pipe[0] = 0;
655                 swizzle_pipe[1] = 1;
656                 swizzle_pipe[2] = 2;
657                 break;
658         case 4:
659                 swizzle_pipe[0] = 0;
660                 swizzle_pipe[1] = 1;
661                 swizzle_pipe[2] = 2;
662                 swizzle_pipe[3] = 3;
663                 break;
664         case 5:
665                 swizzle_pipe[0] = 0;
666                 swizzle_pipe[1] = 1;
667                 swizzle_pipe[2] = 2;
668                 swizzle_pipe[3] = 3;
669                 swizzle_pipe[4] = 4;
670                 break;
671         case 6:
672                 swizzle_pipe[0] = 0;
673                 swizzle_pipe[1] = 2;
674                 swizzle_pipe[2] = 4;
675                 swizzle_pipe[3] = 5;
676                 swizzle_pipe[4] = 1;
677                 swizzle_pipe[5] = 3;
678                 break;
679         case 7:
680                 swizzle_pipe[0] = 0;
681                 swizzle_pipe[1] = 2;
682                 swizzle_pipe[2] = 4;
683                 swizzle_pipe[3] = 6;
684                 swizzle_pipe[4] = 1;
685                 swizzle_pipe[5] = 3;
686                 swizzle_pipe[6] = 5;
687                 break;
688         case 8:
689                 swizzle_pipe[0] = 0;
690                 swizzle_pipe[1] = 2;
691                 swizzle_pipe[2] = 4;
692                 swizzle_pipe[3] = 6;
693                 swizzle_pipe[4] = 1;
694                 swizzle_pipe[5] = 3;
695                 swizzle_pipe[6] = 5;
696                 swizzle_pipe[7] = 7;
697                 break;
698         }
699
700         cur_backend = 0;
701         for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
702                 while (((1 << cur_backend) & enabled_backends_mask) == 0)
703                         cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
704
705                 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
706
707                 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
708         }
709
710         return backend_map;
711 }
712
713 static int r600_count_pipe_bits(uint32_t val)
714 {
715         int i, ret = 0;
716         for (i = 0; i < 32; i++) {
717                 ret += val & 1;
718                 val >>= 1;
719         }
720         return ret;
721 }
722
723 static void r600_gfx_init(struct drm_device *dev,
724                           drm_radeon_private_t *dev_priv)
725 {
726         int i, j, num_qd_pipes;
727         u32 sx_debug_1;
728         u32 tc_cntl;
729         u32 arb_pop;
730         u32 num_gs_verts_per_thread;
731         u32 vgt_gs_per_es;
732         u32 gs_prim_buffer_depth = 0;
733         u32 sq_ms_fifo_sizes;
734         u32 sq_config;
735         u32 sq_gpr_resource_mgmt_1 = 0;
736         u32 sq_gpr_resource_mgmt_2 = 0;
737         u32 sq_thread_resource_mgmt = 0;
738         u32 sq_stack_resource_mgmt_1 = 0;
739         u32 sq_stack_resource_mgmt_2 = 0;
740         u32 hdp_host_path_cntl;
741         u32 backend_map;
742         u32 gb_tiling_config = 0;
743         u32 cc_rb_backend_disable = 0;
744         u32 cc_gc_shader_pipe_config = 0;
745         u32 ramcfg;
746
747         /* setup chip specs */
748         switch (dev_priv->flags & RADEON_FAMILY_MASK) {
749         case CHIP_R600:
750                 dev_priv->r600_max_pipes = 4;
751                 dev_priv->r600_max_tile_pipes = 8;
752                 dev_priv->r600_max_simds = 4;
753                 dev_priv->r600_max_backends = 4;
754                 dev_priv->r600_max_gprs = 256;
755                 dev_priv->r600_max_threads = 192;
756                 dev_priv->r600_max_stack_entries = 256;
757                 dev_priv->r600_max_hw_contexts = 8;
758                 dev_priv->r600_max_gs_threads = 16;
759                 dev_priv->r600_sx_max_export_size = 128;
760                 dev_priv->r600_sx_max_export_pos_size = 16;
761                 dev_priv->r600_sx_max_export_smx_size = 128;
762                 dev_priv->r600_sq_num_cf_insts = 2;
763                 break;
764         case CHIP_RV630:
765         case CHIP_RV635:
766                 dev_priv->r600_max_pipes = 2;
767                 dev_priv->r600_max_tile_pipes = 2;
768                 dev_priv->r600_max_simds = 3;
769                 dev_priv->r600_max_backends = 1;
770                 dev_priv->r600_max_gprs = 128;
771                 dev_priv->r600_max_threads = 192;
772                 dev_priv->r600_max_stack_entries = 128;
773                 dev_priv->r600_max_hw_contexts = 8;
774                 dev_priv->r600_max_gs_threads = 4;
775                 dev_priv->r600_sx_max_export_size = 128;
776                 dev_priv->r600_sx_max_export_pos_size = 16;
777                 dev_priv->r600_sx_max_export_smx_size = 128;
778                 dev_priv->r600_sq_num_cf_insts = 2;
779                 break;
780         case CHIP_RV610:
781         case CHIP_RS780:
782         case CHIP_RV620:
783                 dev_priv->r600_max_pipes = 1;
784                 dev_priv->r600_max_tile_pipes = 1;
785                 dev_priv->r600_max_simds = 2;
786                 dev_priv->r600_max_backends = 1;
787                 dev_priv->r600_max_gprs = 128;
788                 dev_priv->r600_max_threads = 192;
789                 dev_priv->r600_max_stack_entries = 128;
790                 dev_priv->r600_max_hw_contexts = 4;
791                 dev_priv->r600_max_gs_threads = 4;
792                 dev_priv->r600_sx_max_export_size = 128;
793                 dev_priv->r600_sx_max_export_pos_size = 16;
794                 dev_priv->r600_sx_max_export_smx_size = 128;
795                 dev_priv->r600_sq_num_cf_insts = 1;
796                 break;
797         case CHIP_RV670:
798                 dev_priv->r600_max_pipes = 4;
799                 dev_priv->r600_max_tile_pipes = 4;
800                 dev_priv->r600_max_simds = 4;
801                 dev_priv->r600_max_backends = 4;
802                 dev_priv->r600_max_gprs = 192;
803                 dev_priv->r600_max_threads = 192;
804                 dev_priv->r600_max_stack_entries = 256;
805                 dev_priv->r600_max_hw_contexts = 8;
806                 dev_priv->r600_max_gs_threads = 16;
807                 dev_priv->r600_sx_max_export_size = 128;
808                 dev_priv->r600_sx_max_export_pos_size = 16;
809                 dev_priv->r600_sx_max_export_smx_size = 128;
810                 dev_priv->r600_sq_num_cf_insts = 2;
811                 break;
812         default:
813                 break;
814         }
815
816         /* Initialize HDP */
817         j = 0;
818         for (i = 0; i < 32; i++) {
819                 RADEON_WRITE((0x2c14 + j), 0x00000000);
820                 RADEON_WRITE((0x2c18 + j), 0x00000000);
821                 RADEON_WRITE((0x2c1c + j), 0x00000000);
822                 RADEON_WRITE((0x2c20 + j), 0x00000000);
823                 RADEON_WRITE((0x2c24 + j), 0x00000000);
824                 j += 0x18;
825         }
826
827         RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
828
829         /* setup tiling, simd, pipe config */
830         ramcfg = RADEON_READ(R600_RAMCFG);
831
832         switch (dev_priv->r600_max_tile_pipes) {
833         case 1:
834                 gb_tiling_config |= R600_PIPE_TILING(0);
835                 break;
836         case 2:
837                 gb_tiling_config |= R600_PIPE_TILING(1);
838                 break;
839         case 4:
840                 gb_tiling_config |= R600_PIPE_TILING(2);
841                 break;
842         case 8:
843                 gb_tiling_config |= R600_PIPE_TILING(3);
844                 break;
845         default:
846                 break;
847         }
848
849         gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
850
851         gb_tiling_config |= R600_GROUP_SIZE(0);
852
853         if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
854                 gb_tiling_config |= R600_ROW_TILING(3);
855                 gb_tiling_config |= R600_SAMPLE_SPLIT(3);
856         } else {
857                 gb_tiling_config |=
858                         R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
859                 gb_tiling_config |=
860                         R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
861         }
862
863         gb_tiling_config |= R600_BANK_SWAPS(1);
864
865         backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
866                                                         dev_priv->r600_max_backends,
867                                                         (0xff << dev_priv->r600_max_backends) & 0xff);
868         gb_tiling_config |= R600_BACKEND_MAP(backend_map);
869
870         cc_gc_shader_pipe_config =
871                 R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
872         cc_gc_shader_pipe_config |=
873                 R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
874
875         cc_rb_backend_disable =
876                 R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
877
878         RADEON_WRITE(R600_GB_TILING_CONFIG,      gb_tiling_config);
879         RADEON_WRITE(R600_DCP_TILING_CONFIG,    (gb_tiling_config & 0xffff));
880         RADEON_WRITE(R600_HDP_TILING_CONFIG,    (gb_tiling_config & 0xffff));
881
882         RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE,      cc_rb_backend_disable);
883         RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG,   cc_gc_shader_pipe_config);
884         RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
885
886         num_qd_pipes =
887                 R6XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
888         RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
889         RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
890
891         /* set HW defaults for 3D engine */
892         RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
893                                                 R600_ROQ_IB2_START(0x2b)));
894
895         RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
896                                               R600_ROQ_END(0x40)));
897
898         RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
899                                         R600_SYNC_GRADIENT |
900                                         R600_SYNC_WALKER |
901                                         R600_SYNC_ALIGNER));
902
903         if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
904                 RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
905
906         sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
907         sx_debug_1 |= R600_SMX_EVENT_RELEASE;
908         if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
909                 sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
910         RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
911
912         if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
913             ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
914             ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
915             ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
916             ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
917                 RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
918         else
919                 RADEON_WRITE(R600_DB_DEBUG, 0);
920
921         RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
922                                           R600_DEPTH_FLUSH(16) |
923                                           R600_DEPTH_PENDING_FREE(4) |
924                                           R600_DEPTH_CACHELINE_FREE(16)));
925         RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
926         RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
927
928         RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
929         RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
930
931         sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
932         if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
933             ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
934             ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
935                 sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
936                                     R600_FETCH_FIFO_HIWATER(0xa) |
937                                     R600_DONE_FIFO_HIWATER(0xe0) |
938                                     R600_ALU_UPDATE_FIFO_HIWATER(0x8));
939         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
940                    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
941                 sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
942                 sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
943         }
944         RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
945
946         /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
947          * should be adjusted as needed by the 2D/3D drivers.  This just sets default values
948          */
949         sq_config = RADEON_READ(R600_SQ_CONFIG);
950         sq_config &= ~(R600_PS_PRIO(3) |
951                        R600_VS_PRIO(3) |
952                        R600_GS_PRIO(3) |
953                        R600_ES_PRIO(3));
954         sq_config |= (R600_DX9_CONSTS |
955                       R600_VC_ENABLE |
956                       R600_PS_PRIO(0) |
957                       R600_VS_PRIO(1) |
958                       R600_GS_PRIO(2) |
959                       R600_ES_PRIO(3));
960
961         if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
962                 sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
963                                           R600_NUM_VS_GPRS(124) |
964                                           R600_NUM_CLAUSE_TEMP_GPRS(4));
965                 sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
966                                           R600_NUM_ES_GPRS(0));
967                 sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
968                                            R600_NUM_VS_THREADS(48) |
969                                            R600_NUM_GS_THREADS(4) |
970                                            R600_NUM_ES_THREADS(4));
971                 sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
972                                             R600_NUM_VS_STACK_ENTRIES(128));
973                 sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
974                                             R600_NUM_ES_STACK_ENTRIES(0));
975         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
976                    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
977                    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
978                 /* no vertex cache */
979                 sq_config &= ~R600_VC_ENABLE;
980
981                 sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
982                                           R600_NUM_VS_GPRS(44) |
983                                           R600_NUM_CLAUSE_TEMP_GPRS(2));
984                 sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
985                                           R600_NUM_ES_GPRS(17));
986                 sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
987                                            R600_NUM_VS_THREADS(78) |
988                                            R600_NUM_GS_THREADS(4) |
989                                            R600_NUM_ES_THREADS(31));
990                 sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
991                                             R600_NUM_VS_STACK_ENTRIES(40));
992                 sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
993                                             R600_NUM_ES_STACK_ENTRIES(16));
994         } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
995                    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
996                 sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
997                                           R600_NUM_VS_GPRS(44) |
998                                           R600_NUM_CLAUSE_TEMP_GPRS(2));
999                 sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
1000                                           R600_NUM_ES_GPRS(18));
1001                 sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
1002                                            R600_NUM_VS_THREADS(78) |
1003                                            R600_NUM_GS_THREADS(4) |
1004                                            R600_NUM_ES_THREADS(31));
1005                 sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
1006                                             R600_NUM_VS_STACK_ENTRIES(40));
1007                 sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
1008                                             R600_NUM_ES_STACK_ENTRIES(16));
1009         } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
1010                 sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
1011                                           R600_NUM_VS_GPRS(44) |
1012                                           R600_NUM_CLAUSE_TEMP_GPRS(2));
1013                 sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
1014                                           R600_NUM_ES_GPRS(17));
1015                 sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
1016                                            R600_NUM_VS_THREADS(78) |
1017                                            R600_NUM_GS_THREADS(4) |
1018                                            R600_NUM_ES_THREADS(31));
1019                 sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
1020                                             R600_NUM_VS_STACK_ENTRIES(64));
1021                 sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
1022                                             R600_NUM_ES_STACK_ENTRIES(64));
1023         }
1024
1025         RADEON_WRITE(R600_SQ_CONFIG, sq_config);
1026         RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1,  sq_gpr_resource_mgmt_1);
1027         RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2,  sq_gpr_resource_mgmt_2);
1028         RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1029         RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1030         RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1031
1032         if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
1033             ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
1034             ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
1035                 RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
1036         else
1037                 RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
1038
1039         RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
1040                                                     R600_S0_Y(0x4) |
1041                                                     R600_S1_X(0x4) |
1042                                                     R600_S1_Y(0xc)));
1043         RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
1044                                                     R600_S0_Y(0xe) |
1045                                                     R600_S1_X(0x2) |
1046                                                     R600_S1_Y(0x2) |
1047                                                     R600_S2_X(0xa) |
1048                                                     R600_S2_Y(0x6) |
1049                                                     R600_S3_X(0x6) |
1050                                                     R600_S3_Y(0xa)));
1051         RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
1052                                                         R600_S0_Y(0xb) |
1053                                                         R600_S1_X(0x4) |
1054                                                         R600_S1_Y(0xc) |
1055                                                         R600_S2_X(0x1) |
1056                                                         R600_S2_Y(0x6) |
1057                                                         R600_S3_X(0xa) |
1058                                                         R600_S3_Y(0xe)));
1059         RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
1060                                                         R600_S4_Y(0x1) |
1061                                                         R600_S5_X(0x0) |
1062                                                         R600_S5_Y(0x0) |
1063                                                         R600_S6_X(0xb) |
1064                                                         R600_S6_Y(0x4) |
1065                                                         R600_S7_X(0x7) |
1066                                                         R600_S7_Y(0x8)));
1067
1068
1069         switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1070         case CHIP_R600:
1071         case CHIP_RV630:
1072         case CHIP_RV635:
1073                 gs_prim_buffer_depth = 0;
1074                 break;
1075         case CHIP_RV610:
1076         case CHIP_RS780:
1077         case CHIP_RV620:
1078                 gs_prim_buffer_depth = 32;
1079                 break;
1080         case CHIP_RV670:
1081                 gs_prim_buffer_depth = 128;
1082                 break;
1083         default:
1084                 break;
1085         }
1086
1087         num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
1088         vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
1089         /* Max value for this is 256 */
1090         if (vgt_gs_per_es > 256)
1091                 vgt_gs_per_es = 256;
1092
1093         RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
1094         RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
1095         RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
1096         RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
1097
1098         /* more default values. 2D/3D driver should adjust as needed */
1099         RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
1100         RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
1101         RADEON_WRITE(R600_SX_MISC, 0);
1102         RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
1103         RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
1104         RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
1105         RADEON_WRITE(R600_SPI_INPUT_Z, 0);
1106         RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
1107         RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
1108
1109         /* clear render buffer base addresses */
1110         RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
1111         RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
1112         RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
1113         RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
1114         RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
1115         RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
1116         RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
1117         RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
1118
1119         switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1120         case CHIP_RV610:
1121         case CHIP_RS780:
1122         case CHIP_RV620:
1123                 tc_cntl = R600_TC_L2_SIZE(8);
1124                 break;
1125         case CHIP_RV630:
1126         case CHIP_RV635:
1127                 tc_cntl = R600_TC_L2_SIZE(4);
1128                 break;
1129         case CHIP_R600:
1130                 tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
1131                 break;
1132         default:
1133                 tc_cntl = R600_TC_L2_SIZE(0);
1134                 break;
1135         }
1136
1137         RADEON_WRITE(R600_TC_CNTL, tc_cntl);
1138
1139         hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
1140         RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1141
1142         arb_pop = RADEON_READ(R600_ARB_POP);
1143         arb_pop |= R600_ENABLE_TC128;
1144         RADEON_WRITE(R600_ARB_POP, arb_pop);
1145
1146         RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
1147         RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
1148                                           R600_NUM_CLIP_SEQ(3)));
1149         RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
1150
1151 }
1152
1153 static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
1154                                              u32 num_backends,
1155                                              u32 backend_disable_mask)
1156 {
1157         u32 backend_map = 0;
1158         u32 enabled_backends_mask;
1159         u32 enabled_backends_count;
1160         u32 cur_pipe;
1161         u32 swizzle_pipe[R7XX_MAX_PIPES];
1162         u32 cur_backend;
1163         u32 i;
1164
1165         if (num_tile_pipes > R7XX_MAX_PIPES)
1166                 num_tile_pipes = R7XX_MAX_PIPES;
1167         if (num_tile_pipes < 1)
1168                 num_tile_pipes = 1;
1169         if (num_backends > R7XX_MAX_BACKENDS)
1170                 num_backends = R7XX_MAX_BACKENDS;
1171         if (num_backends < 1)
1172                 num_backends = 1;
1173
1174         enabled_backends_mask = 0;
1175         enabled_backends_count = 0;
1176         for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
1177                 if (((backend_disable_mask >> i) & 1) == 0) {
1178                         enabled_backends_mask |= (1 << i);
1179                         ++enabled_backends_count;
1180                 }
1181                 if (enabled_backends_count == num_backends)
1182                         break;
1183         }
1184
1185         if (enabled_backends_count == 0) {
1186                 enabled_backends_mask = 1;
1187                 enabled_backends_count = 1;
1188         }
1189
1190         if (enabled_backends_count != num_backends)
1191                 num_backends = enabled_backends_count;
1192
1193         memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
1194         switch (num_tile_pipes) {
1195         case 1:
1196                 swizzle_pipe[0] = 0;
1197                 break;
1198         case 2:
1199                 swizzle_pipe[0] = 0;
1200                 swizzle_pipe[1] = 1;
1201                 break;
1202         case 3:
1203                 swizzle_pipe[0] = 0;
1204                 swizzle_pipe[1] = 2;
1205                 swizzle_pipe[2] = 1;
1206                 break;
1207         case 4:
1208                 swizzle_pipe[0] = 0;
1209                 swizzle_pipe[1] = 2;
1210                 swizzle_pipe[2] = 3;
1211                 swizzle_pipe[3] = 1;
1212                 break;
1213         case 5:
1214                 swizzle_pipe[0] = 0;
1215                 swizzle_pipe[1] = 2;
1216                 swizzle_pipe[2] = 4;
1217                 swizzle_pipe[3] = 1;
1218                 swizzle_pipe[4] = 3;
1219                 break;
1220         case 6:
1221                 swizzle_pipe[0] = 0;
1222                 swizzle_pipe[1] = 2;
1223                 swizzle_pipe[2] = 4;
1224                 swizzle_pipe[3] = 5;
1225                 swizzle_pipe[4] = 3;
1226                 swizzle_pipe[5] = 1;
1227                 break;
1228         case 7:
1229                 swizzle_pipe[0] = 0;
1230                 swizzle_pipe[1] = 2;
1231                 swizzle_pipe[2] = 4;
1232                 swizzle_pipe[3] = 6;
1233                 swizzle_pipe[4] = 3;
1234                 swizzle_pipe[5] = 1;
1235                 swizzle_pipe[6] = 5;
1236                 break;
1237         case 8:
1238                 swizzle_pipe[0] = 0;
1239                 swizzle_pipe[1] = 2;
1240                 swizzle_pipe[2] = 4;
1241                 swizzle_pipe[3] = 6;
1242                 swizzle_pipe[4] = 3;
1243                 swizzle_pipe[5] = 1;
1244                 swizzle_pipe[6] = 7;
1245                 swizzle_pipe[7] = 5;
1246                 break;
1247         }
1248
1249         cur_backend = 0;
1250         for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1251                 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1252                         cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
1253
1254                 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
1255
1256                 cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
1257         }
1258
1259         return backend_map;
1260 }
1261
1262 static void r700_gfx_init(struct drm_device *dev,
1263                           drm_radeon_private_t *dev_priv)
1264 {
1265         int i, j, num_qd_pipes;
1266         u32 sx_debug_1;
1267         u32 smx_dc_ctl0;
1268         u32 num_gs_verts_per_thread;
1269         u32 vgt_gs_per_es;
1270         u32 gs_prim_buffer_depth = 0;
1271         u32 sq_ms_fifo_sizes;
1272         u32 sq_config;
1273         u32 sq_thread_resource_mgmt;
1274         u32 hdp_host_path_cntl;
1275         u32 sq_dyn_gpr_size_simd_ab_0;
1276         u32 backend_map;
1277         u32 gb_tiling_config = 0;
1278         u32 cc_rb_backend_disable = 0;
1279         u32 cc_gc_shader_pipe_config = 0;
1280         u32 mc_arb_ramcfg;
1281         u32 db_debug4;
1282
1283         /* setup chip specs */
1284         switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1285         case CHIP_RV770:
1286                 dev_priv->r600_max_pipes = 4;
1287                 dev_priv->r600_max_tile_pipes = 8;
1288                 dev_priv->r600_max_simds = 10;
1289                 dev_priv->r600_max_backends = 4;
1290                 dev_priv->r600_max_gprs = 256;
1291                 dev_priv->r600_max_threads = 248;
1292                 dev_priv->r600_max_stack_entries = 512;
1293                 dev_priv->r600_max_hw_contexts = 8;
1294                 dev_priv->r600_max_gs_threads = 16 * 2;
1295                 dev_priv->r600_sx_max_export_size = 128;
1296                 dev_priv->r600_sx_max_export_pos_size = 16;
1297                 dev_priv->r600_sx_max_export_smx_size = 112;
1298                 dev_priv->r600_sq_num_cf_insts = 2;
1299
1300                 dev_priv->r700_sx_num_of_sets = 7;
1301                 dev_priv->r700_sc_prim_fifo_size = 0xF9;
1302                 dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
1303                 dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
1304                 break;
1305         case CHIP_RV730:
1306                 dev_priv->r600_max_pipes = 2;
1307                 dev_priv->r600_max_tile_pipes = 4;
1308                 dev_priv->r600_max_simds = 8;
1309                 dev_priv->r600_max_backends = 2;
1310                 dev_priv->r600_max_gprs = 128;
1311                 dev_priv->r600_max_threads = 248;
1312                 dev_priv->r600_max_stack_entries = 256;
1313                 dev_priv->r600_max_hw_contexts = 8;
1314                 dev_priv->r600_max_gs_threads = 16 * 2;
1315                 dev_priv->r600_sx_max_export_size = 256;
1316                 dev_priv->r600_sx_max_export_pos_size = 32;
1317                 dev_priv->r600_sx_max_export_smx_size = 224;
1318                 dev_priv->r600_sq_num_cf_insts = 2;
1319
1320                 dev_priv->r700_sx_num_of_sets = 7;
1321                 dev_priv->r700_sc_prim_fifo_size = 0xf9;
1322                 dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
1323                 dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
1324                 break;
1325         case CHIP_RV710:
1326                 dev_priv->r600_max_pipes = 2;
1327                 dev_priv->r600_max_tile_pipes = 2;
1328                 dev_priv->r600_max_simds = 2;
1329                 dev_priv->r600_max_backends = 1;
1330                 dev_priv->r600_max_gprs = 256;
1331                 dev_priv->r600_max_threads = 192;
1332                 dev_priv->r600_max_stack_entries = 256;
1333                 dev_priv->r600_max_hw_contexts = 4;
1334                 dev_priv->r600_max_gs_threads = 8 * 2;
1335                 dev_priv->r600_sx_max_export_size = 128;
1336                 dev_priv->r600_sx_max_export_pos_size = 16;
1337                 dev_priv->r600_sx_max_export_smx_size = 112;
1338                 dev_priv->r600_sq_num_cf_insts = 1;
1339
1340                 dev_priv->r700_sx_num_of_sets = 7;
1341                 dev_priv->r700_sc_prim_fifo_size = 0x40;
1342                 dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
1343                 dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
1344                 break;
1345         default:
1346                 break;
1347         }
1348
1349         /* Initialize HDP */
1350         j = 0;
1351         for (i = 0; i < 32; i++) {
1352                 RADEON_WRITE((0x2c14 + j), 0x00000000);
1353                 RADEON_WRITE((0x2c18 + j), 0x00000000);
1354                 RADEON_WRITE((0x2c1c + j), 0x00000000);
1355                 RADEON_WRITE((0x2c20 + j), 0x00000000);
1356                 RADEON_WRITE((0x2c24 + j), 0x00000000);
1357                 j += 0x18;
1358         }
1359
1360         RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
1361
1362         /* setup tiling, simd, pipe config */
1363         mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
1364
1365         switch (dev_priv->r600_max_tile_pipes) {
1366         case 1:
1367                 gb_tiling_config |= R600_PIPE_TILING(0);
1368                 break;
1369         case 2:
1370                 gb_tiling_config |= R600_PIPE_TILING(1);
1371                 break;
1372         case 4:
1373                 gb_tiling_config |= R600_PIPE_TILING(2);
1374                 break;
1375         case 8:
1376                 gb_tiling_config |= R600_PIPE_TILING(3);
1377                 break;
1378         default:
1379                 break;
1380         }
1381
1382         if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
1383                 gb_tiling_config |= R600_BANK_TILING(1);
1384         else
1385                 gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
1386
1387         gb_tiling_config |= R600_GROUP_SIZE(0);
1388
1389         if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
1390                 gb_tiling_config |= R600_ROW_TILING(3);
1391                 gb_tiling_config |= R600_SAMPLE_SPLIT(3);
1392         } else {
1393                 gb_tiling_config |=
1394                         R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
1395                 gb_tiling_config |=
1396                         R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
1397         }
1398
1399         gb_tiling_config |= R600_BANK_SWAPS(1);
1400
1401         backend_map = r700_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
1402                                                         dev_priv->r600_max_backends,
1403                                                         (0xff << dev_priv->r600_max_backends) & 0xff);
1404         gb_tiling_config |= R600_BACKEND_MAP(backend_map);
1405
1406         cc_gc_shader_pipe_config =
1407                 R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
1408         cc_gc_shader_pipe_config |=
1409                 R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
1410
1411         cc_rb_backend_disable =
1412                 R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
1413
1414         RADEON_WRITE(R600_GB_TILING_CONFIG,      gb_tiling_config);
1415         RADEON_WRITE(R600_DCP_TILING_CONFIG,    (gb_tiling_config & 0xffff));
1416         RADEON_WRITE(R600_HDP_TILING_CONFIG,    (gb_tiling_config & 0xffff));
1417
1418         RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE,      cc_rb_backend_disable);
1419         RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG,   cc_gc_shader_pipe_config);
1420         RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
1421
1422         RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1423         RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
1424         RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
1425         RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
1426         RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
1427
1428         num_qd_pipes =
1429                 R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
1430         RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
1431         RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
1432
1433         /* set HW defaults for 3D engine */
1434         RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
1435                                                 R600_ROQ_IB2_START(0x2b)));
1436
1437         RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
1438
1439         RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
1440                                         R600_SYNC_GRADIENT |
1441                                         R600_SYNC_WALKER |
1442                                         R600_SYNC_ALIGNER));
1443
1444         sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
1445         sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
1446         RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
1447
1448         smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
1449         smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
1450         smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
1451         RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
1452
1453         RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
1454                                           R700_GS_FLUSH_CTL(4) |
1455                                           R700_ACK_FLUSH_CTL(3) |
1456                                           R700_SYNC_FLUSH_CTL));
1457
1458         if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
1459                 RADEON_WRITE(R700_DB_DEBUG3, R700_DB_CLK_OFF_DELAY(0x1f));
1460         else {
1461                 db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
1462                 db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
1463                 RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
1464         }
1465
1466         RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
1467                                                    R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
1468                                                    R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
1469
1470         RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
1471                                                  R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
1472                                                  R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
1473
1474         RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
1475
1476         RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
1477
1478         RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
1479
1480         RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
1481
1482         RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
1483
1484         sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
1485                             R600_DONE_FIFO_HIWATER(0xe0) |
1486                             R600_ALU_UPDATE_FIFO_HIWATER(0x8));
1487         switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1488         case CHIP_RV770:
1489                 sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
1490                 break;
1491         case CHIP_RV730:
1492         case CHIP_RV710:
1493         default:
1494                 sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
1495                 break;
1496         }
1497         RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
1498
1499         /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1500          * should be adjusted as needed by the 2D/3D drivers.  This just sets default values
1501          */
1502         sq_config = RADEON_READ(R600_SQ_CONFIG);
1503         sq_config &= ~(R600_PS_PRIO(3) |
1504                        R600_VS_PRIO(3) |
1505                        R600_GS_PRIO(3) |
1506                        R600_ES_PRIO(3));
1507         sq_config |= (R600_DX9_CONSTS |
1508                       R600_VC_ENABLE |
1509                       R600_EXPORT_SRC_C |
1510                       R600_PS_PRIO(0) |
1511                       R600_VS_PRIO(1) |
1512                       R600_GS_PRIO(2) |
1513                       R600_ES_PRIO(3));
1514         if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
1515                 /* no vertex cache */
1516                 sq_config &= ~R600_VC_ENABLE;
1517
1518         RADEON_WRITE(R600_SQ_CONFIG, sq_config);
1519
1520         RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1,  (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
1521                                                     R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
1522                                                     R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
1523
1524         RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2,  (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
1525                                                     R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
1526
1527         sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
1528                                    R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
1529                                    R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
1530         if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
1531                 sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
1532         else
1533                 sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
1534         RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1535
1536         RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
1537                                                      R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
1538
1539         RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
1540                                                      R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
1541
1542         sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
1543                                      R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
1544                                      R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
1545                                      R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
1546
1547         RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
1548         RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
1549         RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
1550         RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
1551         RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
1552         RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
1553         RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
1554         RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
1555
1556         RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
1557                                                      R700_FORCE_EOV_MAX_REZ_CNT(255)));
1558
1559         if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
1560                 RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
1561                                                            R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
1562         else
1563                 RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
1564                                                            R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
1565
1566         switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1567         case CHIP_RV770:
1568         case CHIP_RV730:
1569                 gs_prim_buffer_depth = 384;
1570                 break;
1571         case CHIP_RV710:
1572                 gs_prim_buffer_depth = 128;
1573                 break;
1574         default:
1575                 break;
1576         }
1577
1578         num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
1579         vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
1580         /* Max value for this is 256 */
1581         if (vgt_gs_per_es > 256)
1582                 vgt_gs_per_es = 256;
1583
1584         RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
1585         RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
1586         RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
1587
1588         /* more default values. 2D/3D driver should adjust as needed */
1589         RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
1590         RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
1591         RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
1592         RADEON_WRITE(R600_SX_MISC, 0);
1593         RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
1594         RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
1595         RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
1596         RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
1597         RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
1598         RADEON_WRITE(R600_SPI_INPUT_Z, 0);
1599         RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
1600         RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
1601
1602         /* clear render buffer base addresses */
1603         RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
1604         RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
1605         RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
1606         RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
1607         RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
1608         RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
1609         RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
1610         RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
1611
1612         RADEON_WRITE(R700_TCP_CNTL, 0);
1613
1614         hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
1615         RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1616
1617         RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
1618
1619         RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
1620                                           R600_NUM_CLIP_SEQ(3)));
1621
1622 }
1623
1624 static void r600_cp_init_ring_buffer(struct drm_device *dev,
1625                                        drm_radeon_private_t *dev_priv,
1626                                        struct drm_file *file_priv)
1627 {
1628         struct drm_radeon_master_private *master_priv;
1629         u32 ring_start;
1630
1631         if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
1632                 r700_gfx_init(dev, dev_priv);
1633         else
1634                 r600_gfx_init(dev, dev_priv);
1635
1636         RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
1637         RADEON_READ(R600_GRBM_SOFT_RESET);
1638         DRM_UDELAY(15000);
1639         RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
1640
1641
1642         /* Set ring buffer size */
1643 #ifdef __BIG_ENDIAN
1644         RADEON_WRITE(R600_CP_RB_CNTL,
1645                      RADEON_BUF_SWAP_32BIT |
1646                      RADEON_RB_NO_UPDATE |
1647                      (dev_priv->ring.rptr_update_l2qw << 8) |
1648                      dev_priv->ring.size_l2qw);
1649 #else
1650         RADEON_WRITE(R600_CP_RB_CNTL,
1651                      RADEON_RB_NO_UPDATE |
1652                      (dev_priv->ring.rptr_update_l2qw << 8) |
1653                      dev_priv->ring.size_l2qw);
1654 #endif
1655
1656         RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
1657
1658         /* Set the write pointer delay */
1659         RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
1660
1661 #ifdef __BIG_ENDIAN
1662         RADEON_WRITE(R600_CP_RB_CNTL,
1663                      RADEON_BUF_SWAP_32BIT |
1664                      RADEON_RB_NO_UPDATE |
1665                      RADEON_RB_RPTR_WR_ENA |
1666                      (dev_priv->ring.rptr_update_l2qw << 8) |
1667                      dev_priv->ring.size_l2qw);
1668 #else
1669         RADEON_WRITE(R600_CP_RB_CNTL,
1670                      RADEON_RB_NO_UPDATE |
1671                      RADEON_RB_RPTR_WR_ENA |
1672                      (dev_priv->ring.rptr_update_l2qw << 8) |
1673                      dev_priv->ring.size_l2qw);
1674 #endif
1675
1676         /* Initialize the ring buffer's read and write pointers */
1677         RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
1678         RADEON_WRITE(R600_CP_RB_WPTR, 0);
1679         SET_RING_HEAD(dev_priv, 0);
1680         dev_priv->ring.tail = 0;
1681
1682 #if __OS_HAS_AGP
1683         if (dev_priv->flags & RADEON_IS_AGP) {
1684                 /* XXX */
1685                 RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
1686                              (dev_priv->ring_rptr->offset
1687                              - dev->agp->base + dev_priv->gart_vm_start) >> 8);
1688                 RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI, 0);
1689         } else
1690 #endif
1691         {
1692                 RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
1693                              dev_priv->ring_rptr->offset
1694                              - ((unsigned long) dev->sg->virtual)
1695                              + dev_priv->gart_vm_start);
1696
1697                 RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI, 0);
1698         }
1699
1700 #ifdef __BIG_ENDIAN
1701         RADEON_WRITE(R600_CP_RB_CNTL,
1702                      RADEON_BUF_SWAP_32BIT |
1703                      (dev_priv->ring.rptr_update_l2qw << 8) |
1704                      dev_priv->ring.size_l2qw);
1705 #else
1706         RADEON_WRITE(R600_CP_RB_CNTL,
1707                      (dev_priv->ring.rptr_update_l2qw << 8) |
1708                      dev_priv->ring.size_l2qw);
1709 #endif
1710
1711 #if __OS_HAS_AGP
1712         if (dev_priv->flags & RADEON_IS_AGP) {
1713                 /* XXX */
1714                 radeon_write_agp_base(dev_priv, dev->agp->base);
1715
1716                 /* XXX */
1717                 radeon_write_agp_location(dev_priv,
1718                              (((dev_priv->gart_vm_start - 1 +
1719                                 dev_priv->gart_size) & 0xffff0000) |
1720                               (dev_priv->gart_vm_start >> 16)));
1721
1722                 ring_start = (dev_priv->cp_ring->offset
1723                               - dev->agp->base
1724                               + dev_priv->gart_vm_start);
1725         } else
1726 #endif
1727                 ring_start = (dev_priv->cp_ring->offset
1728                               - (unsigned long)dev->sg->virtual
1729                               + dev_priv->gart_vm_start);
1730
1731         RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
1732
1733         RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
1734
1735         RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
1736
1737         /* Start with assuming that writeback doesn't work */
1738         dev_priv->writeback_works = 0;
1739
1740         /* Initialize the scratch register pointer.  This will cause
1741          * the scratch register values to be written out to memory
1742          * whenever they are updated.
1743          *
1744          * We simply put this behind the ring read pointer, this works
1745          * with PCI GART as well as (whatever kind of) AGP GART
1746          */
1747         RADEON_WRITE(R600_SCRATCH_ADDR, ((RADEON_READ(R600_CP_RB_RPTR_ADDR) << 8)
1748                                          + R600_SCRATCH_REG_OFFSET) >> 8);
1749
1750         RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
1751
1752         /* Turn on bus mastering */
1753         radeon_enable_bm(dev_priv);
1754
1755         radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
1756         RADEON_WRITE(R600_LAST_FRAME_REG, 0);
1757
1758         radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
1759         RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
1760
1761         radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
1762         RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
1763
1764         /* reset sarea copies of these */
1765         master_priv = file_priv->master->driver_priv;
1766         if (master_priv->sarea_priv) {
1767                 master_priv->sarea_priv->last_frame = 0;
1768                 master_priv->sarea_priv->last_dispatch = 0;
1769                 master_priv->sarea_priv->last_clear = 0;
1770         }
1771
1772         r600_do_wait_for_idle(dev_priv);
1773
1774 }
1775
1776 int r600_do_cleanup_cp(struct drm_device *dev)
1777 {
1778         drm_radeon_private_t *dev_priv = dev->dev_private;
1779         DRM_DEBUG("\n");
1780
1781         /* Make sure interrupts are disabled here because the uninstall ioctl
1782          * may not have been called from userspace and after dev_private
1783          * is freed, it's too late.
1784          */
1785         if (dev->irq_enabled)
1786                 drm_irq_uninstall(dev);
1787
1788 #if __OS_HAS_AGP
1789         if (dev_priv->flags & RADEON_IS_AGP) {
1790                 if (dev_priv->cp_ring != NULL) {
1791                         drm_core_ioremapfree(dev_priv->cp_ring, dev);
1792                         dev_priv->cp_ring = NULL;
1793                 }
1794                 if (dev_priv->ring_rptr != NULL) {
1795                         drm_core_ioremapfree(dev_priv->ring_rptr, dev);
1796                         dev_priv->ring_rptr = NULL;
1797                 }
1798                 if (dev->agp_buffer_map != NULL) {
1799                         drm_core_ioremapfree(dev->agp_buffer_map, dev);
1800                         dev->agp_buffer_map = NULL;
1801                 }
1802         } else
1803 #endif
1804         {
1805
1806                 if (dev_priv->gart_info.bus_addr)
1807                         r600_page_table_cleanup(dev, &dev_priv->gart_info);
1808
1809                 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
1810                         drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
1811                         dev_priv->gart_info.addr = 0;
1812                 }
1813         }
1814         /* only clear to the start of flags */
1815         memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1816
1817         return 0;
1818 }
1819
1820 int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
1821                     struct drm_file *file_priv)
1822 {
1823         drm_radeon_private_t *dev_priv = dev->dev_private;
1824         struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
1825
1826         DRM_DEBUG("\n");
1827
1828         /* if we require new memory map but we don't have it fail */
1829         if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
1830                 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
1831                 r600_do_cleanup_cp(dev);
1832                 return -EINVAL;
1833         }
1834
1835         if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
1836                 DRM_DEBUG("Forcing AGP card to PCI mode\n");
1837                 dev_priv->flags &= ~RADEON_IS_AGP;
1838                 /* The writeback test succeeds, but when writeback is enabled,
1839                  * the ring buffer read ptr update fails after first 128 bytes.
1840                  */
1841                 radeon_no_wb = 1;
1842         } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
1843                  && !init->is_pci) {
1844                 DRM_DEBUG("Restoring AGP flag\n");
1845                 dev_priv->flags |= RADEON_IS_AGP;
1846         }
1847
1848         dev_priv->usec_timeout = init->usec_timeout;
1849         if (dev_priv->usec_timeout < 1 ||
1850             dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
1851                 DRM_DEBUG("TIMEOUT problem!\n");
1852                 r600_do_cleanup_cp(dev);
1853                 return -EINVAL;
1854         }
1855
1856         /* Enable vblank on CRTC1 for older X servers
1857          */
1858         dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
1859
1860         dev_priv->cp_mode = init->cp_mode;
1861
1862         /* We don't support anything other than bus-mastering ring mode,
1863          * but the ring can be in either AGP or PCI space for the ring
1864          * read pointer.
1865          */
1866         if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
1867             (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
1868                 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
1869                 r600_do_cleanup_cp(dev);
1870                 return -EINVAL;
1871         }
1872
1873         switch (init->fb_bpp) {
1874         case 16:
1875                 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
1876                 break;
1877         case 32:
1878         default:
1879                 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
1880                 break;
1881         }
1882         dev_priv->front_offset = init->front_offset;
1883         dev_priv->front_pitch = init->front_pitch;
1884         dev_priv->back_offset = init->back_offset;
1885         dev_priv->back_pitch = init->back_pitch;
1886
1887         dev_priv->ring_offset = init->ring_offset;
1888         dev_priv->ring_rptr_offset = init->ring_rptr_offset;
1889         dev_priv->buffers_offset = init->buffers_offset;
1890         dev_priv->gart_textures_offset = init->gart_textures_offset;
1891
1892         master_priv->sarea = drm_getsarea(dev);
1893         if (!master_priv->sarea) {
1894                 DRM_ERROR("could not find sarea!\n");
1895                 r600_do_cleanup_cp(dev);
1896                 return -EINVAL;
1897         }
1898
1899         dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
1900         if (!dev_priv->cp_ring) {
1901                 DRM_ERROR("could not find cp ring region!\n");
1902                 r600_do_cleanup_cp(dev);
1903                 return -EINVAL;
1904         }
1905         dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
1906         if (!dev_priv->ring_rptr) {
1907                 DRM_ERROR("could not find ring read pointer!\n");
1908                 r600_do_cleanup_cp(dev);
1909                 return -EINVAL;
1910         }
1911         dev->agp_buffer_token = init->buffers_offset;
1912         dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
1913         if (!dev->agp_buffer_map) {
1914                 DRM_ERROR("could not find dma buffer region!\n");
1915                 r600_do_cleanup_cp(dev);
1916                 return -EINVAL;
1917         }
1918
1919         if (init->gart_textures_offset) {
1920                 dev_priv->gart_textures =
1921                     drm_core_findmap(dev, init->gart_textures_offset);
1922                 if (!dev_priv->gart_textures) {
1923                         DRM_ERROR("could not find GART texture region!\n");
1924                         r600_do_cleanup_cp(dev);
1925                         return -EINVAL;
1926                 }
1927         }
1928
1929 #if __OS_HAS_AGP
1930         /* XXX */
1931         if (dev_priv->flags & RADEON_IS_AGP) {
1932                 drm_core_ioremap_wc(dev_priv->cp_ring, dev);
1933                 drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
1934                 drm_core_ioremap_wc(dev->agp_buffer_map, dev);
1935                 if (!dev_priv->cp_ring->handle ||
1936                     !dev_priv->ring_rptr->handle ||
1937                     !dev->agp_buffer_map->handle) {
1938                         DRM_ERROR("could not find ioremap agp regions!\n");
1939                         r600_do_cleanup_cp(dev);
1940                         return -EINVAL;
1941                 }
1942         } else
1943 #endif
1944         {
1945                 dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
1946                 dev_priv->ring_rptr->handle =
1947                     (void *)dev_priv->ring_rptr->offset;
1948                 dev->agp_buffer_map->handle =
1949                     (void *)dev->agp_buffer_map->offset;
1950
1951                 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1952                           dev_priv->cp_ring->handle);
1953                 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1954                           dev_priv->ring_rptr->handle);
1955                 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1956                           dev->agp_buffer_map->handle);
1957         }
1958
1959         dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
1960         dev_priv->fb_size =
1961                 (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
1962                 - dev_priv->fb_location;
1963
1964         dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1965                                         ((dev_priv->front_offset
1966                                           + dev_priv->fb_location) >> 10));
1967
1968         dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1969                                        ((dev_priv->back_offset
1970                                          + dev_priv->fb_location) >> 10));
1971
1972         dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1973                                         ((dev_priv->depth_offset
1974                                           + dev_priv->fb_location) >> 10));
1975
1976         dev_priv->gart_size = init->gart_size;
1977
1978         /* New let's set the memory map ... */
1979         if (dev_priv->new_memmap) {
1980                 u32 base = 0;
1981
1982                 DRM_INFO("Setting GART location based on new memory map\n");
1983
1984                 /* If using AGP, try to locate the AGP aperture at the same
1985                  * location in the card and on the bus, though we have to
1986                  * align it down.
1987                  */
1988 #if __OS_HAS_AGP
1989                 /* XXX */
1990                 if (dev_priv->flags & RADEON_IS_AGP) {
1991                         base = dev->agp->base;
1992                         /* Check if valid */
1993                         if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1994                             base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
1995                                 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1996                                          dev->agp->base);
1997                                 base = 0;
1998                         }
1999                 }
2000 #endif
2001                 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
2002                 if (base == 0) {
2003                         base = dev_priv->fb_location + dev_priv->fb_size;
2004                         if (base < dev_priv->fb_location ||
2005                             ((base + dev_priv->gart_size) & 0xfffffffful) < base)
2006                                 base = dev_priv->fb_location
2007                                         - dev_priv->gart_size;
2008                 }
2009                 dev_priv->gart_vm_start = base & 0xffc00000u;
2010                 if (dev_priv->gart_vm_start != base)
2011                         DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
2012                                  base, dev_priv->gart_vm_start);
2013         }
2014
2015 #if __OS_HAS_AGP
2016         /* XXX */
2017         if (dev_priv->flags & RADEON_IS_AGP)
2018                 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
2019                                                  - dev->agp->base
2020                                                  + dev_priv->gart_vm_start);
2021         else
2022 #endif
2023                 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
2024                                                  - (unsigned long)dev->sg->virtual
2025                                                  + dev_priv->gart_vm_start);
2026
2027         DRM_DEBUG("fb 0x%08x size %d\n",
2028                   (unsigned int) dev_priv->fb_location,
2029                   (unsigned int) dev_priv->fb_size);
2030         DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
2031         DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
2032                   (unsigned int) dev_priv->gart_vm_start);
2033         DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
2034                   dev_priv->gart_buffers_offset);
2035
2036         dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
2037         dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
2038                               + init->ring_size / sizeof(u32));
2039         dev_priv->ring.size = init->ring_size;
2040         dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
2041
2042         dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
2043         dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
2044
2045         dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
2046         dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
2047
2048         dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
2049
2050         dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
2051
2052 #if __OS_HAS_AGP
2053         if (dev_priv->flags & RADEON_IS_AGP) {
2054                 /* XXX turn off pcie gart */
2055         } else
2056 #endif
2057         {
2058                 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
2059                 /* if we have an offset set from userspace */
2060                 if (!dev_priv->pcigart_offset_set) {
2061                         DRM_ERROR("Need gart offset from userspace\n");
2062                         r600_do_cleanup_cp(dev);
2063                         return -EINVAL;
2064                 }
2065
2066                 DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
2067
2068                 dev_priv->gart_info.bus_addr =
2069                         dev_priv->pcigart_offset + dev_priv->fb_location;
2070                 dev_priv->gart_info.mapping.offset =
2071                         dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
2072                 dev_priv->gart_info.mapping.size =
2073                         dev_priv->gart_info.table_size;
2074
2075                 drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
2076                 if (!dev_priv->gart_info.mapping.handle) {
2077                         DRM_ERROR("ioremap failed.\n");
2078                         r600_do_cleanup_cp(dev);
2079                         return -EINVAL;
2080                 }
2081
2082                 dev_priv->gart_info.addr =
2083                         dev_priv->gart_info.mapping.handle;
2084
2085                 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
2086                           dev_priv->gart_info.addr,
2087                           dev_priv->pcigart_offset);
2088
2089                 if (r600_page_table_init(dev)) {
2090                         DRM_ERROR("Failed to init GART table\n");
2091                         r600_do_cleanup_cp(dev);
2092                         return -EINVAL;
2093                 }
2094
2095                 if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
2096                         r700_vm_init(dev);
2097                 else
2098                         r600_vm_init(dev);
2099         }
2100
2101         if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
2102                 r700_cp_load_microcode(dev_priv);
2103         else
2104                 r600_cp_load_microcode(dev_priv);
2105
2106         r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
2107
2108         dev_priv->last_buf = 0;
2109
2110         r600_do_engine_reset(dev);
2111         r600_test_writeback(dev_priv);
2112
2113         return 0;
2114 }
2115
2116 int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
2117 {
2118         drm_radeon_private_t *dev_priv = dev->dev_private;
2119
2120         DRM_DEBUG("\n");
2121         if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
2122                 r700_vm_init(dev);
2123                 r700_cp_load_microcode(dev_priv);
2124         } else {
2125                 r600_vm_init(dev);
2126                 r600_cp_load_microcode(dev_priv);
2127         }
2128         r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
2129         r600_do_engine_reset(dev);
2130
2131         return 0;
2132 }
2133
2134 /* Wait for the CP to go idle.
2135  */
2136 int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
2137 {
2138         RING_LOCALS;
2139         DRM_DEBUG("\n");
2140
2141         BEGIN_RING(5);
2142         OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
2143         OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
2144         /* wait for 3D idle clean */
2145         OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
2146         OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
2147         OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
2148
2149         ADVANCE_RING();
2150         COMMIT_RING();
2151
2152         return r600_do_wait_for_idle(dev_priv);
2153 }
2154
2155 /* Start the Command Processor.
2156  */
2157 void r600_do_cp_start(drm_radeon_private_t *dev_priv)
2158 {
2159         u32 cp_me;
2160         RING_LOCALS;
2161         DRM_DEBUG("\n");
2162
2163         BEGIN_RING(7);
2164         OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
2165         OUT_RING(0x00000001);
2166         if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
2167                 OUT_RING(0x00000003);
2168         else
2169                 OUT_RING(0x00000000);
2170         OUT_RING((dev_priv->r600_max_hw_contexts - 1));
2171         OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
2172         OUT_RING(0x00000000);
2173         OUT_RING(0x00000000);
2174         ADVANCE_RING();
2175         COMMIT_RING();
2176
2177         /* set the mux and reset the halt bit */
2178         cp_me = 0xff;
2179         RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
2180
2181         dev_priv->cp_running = 1;
2182
2183 }
2184
2185 void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
2186 {
2187         u32 cur_read_ptr;
2188         DRM_DEBUG("\n");
2189
2190         cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
2191         RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
2192         SET_RING_HEAD(dev_priv, cur_read_ptr);
2193         dev_priv->ring.tail = cur_read_ptr;
2194 }
2195
2196 void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
2197 {
2198         uint32_t cp_me;
2199
2200         DRM_DEBUG("\n");
2201
2202         cp_me = 0xff | R600_CP_ME_HALT;
2203
2204         RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
2205
2206         dev_priv->cp_running = 0;
2207 }
2208
2209 int r600_cp_dispatch_indirect(struct drm_device *dev,
2210                               struct drm_buf *buf, int start, int end)
2211 {
2212         drm_radeon_private_t *dev_priv = dev->dev_private;
2213         RING_LOCALS;
2214
2215         if (start != end) {
2216                 unsigned long offset = (dev_priv->gart_buffers_offset
2217                                         + buf->offset + start);
2218                 int dwords = (end - start + 3) / sizeof(u32);
2219
2220                 DRM_DEBUG("dwords:%d\n", dwords);
2221                 DRM_DEBUG("offset 0x%lx\n", offset);
2222
2223
2224                 /* Indirect buffer data must be a multiple of 16 dwords.
2225                  * pad the data with a Type-2 CP packet.
2226                  */
2227                 while (dwords & 0xf) {
2228                         u32 *data = (u32 *)
2229                             ((char *)dev->agp_buffer_map->handle
2230                              + buf->offset + start);
2231                         data[dwords++] = RADEON_CP_PACKET2;
2232                 }
2233
2234                 /* Fire off the indirect buffer */
2235                 BEGIN_RING(4);
2236                 OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
2237                 OUT_RING((offset & 0xfffffffc));
2238                 OUT_RING((upper_32_bits(offset) & 0xff));
2239                 OUT_RING(dwords);
2240                 ADVANCE_RING();
2241         }
2242
2243         return 0;
2244 }