]> pilppa.org Git - linux-2.6-omap-h63xx.git/blob - include/asm-powerpc/cputable.h
[POWERPC] Fix performance monitor on machines with logical PVR
[linux-2.6-omap-h63xx.git] / include / asm-powerpc / cputable.h
1 #ifndef __ASM_POWERPC_CPUTABLE_H
2 #define __ASM_POWERPC_CPUTABLE_H
3
4 #include <asm/asm-compat.h>
5
6 #define PPC_FEATURE_32                  0x80000000
7 #define PPC_FEATURE_64                  0x40000000
8 #define PPC_FEATURE_601_INSTR           0x20000000
9 #define PPC_FEATURE_HAS_ALTIVEC         0x10000000
10 #define PPC_FEATURE_HAS_FPU             0x08000000
11 #define PPC_FEATURE_HAS_MMU             0x04000000
12 #define PPC_FEATURE_HAS_4xxMAC          0x02000000
13 #define PPC_FEATURE_UNIFIED_CACHE       0x01000000
14 #define PPC_FEATURE_HAS_SPE             0x00800000
15 #define PPC_FEATURE_HAS_EFP_SINGLE      0x00400000
16 #define PPC_FEATURE_HAS_EFP_DOUBLE      0x00200000
17 #define PPC_FEATURE_NO_TB               0x00100000
18 #define PPC_FEATURE_POWER4              0x00080000
19 #define PPC_FEATURE_POWER5              0x00040000
20 #define PPC_FEATURE_POWER5_PLUS         0x00020000
21 #define PPC_FEATURE_CELL                0x00010000
22 #define PPC_FEATURE_BOOKE               0x00008000
23 #define PPC_FEATURE_SMT                 0x00004000
24 #define PPC_FEATURE_ICACHE_SNOOP        0x00002000
25 #define PPC_FEATURE_ARCH_2_05           0x00001000
26 #define PPC_FEATURE_PA6T                0x00000800
27 #define PPC_FEATURE_HAS_DFP             0x00000400
28 #define PPC_FEATURE_POWER6_EXT          0x00000200
29
30 #define PPC_FEATURE_TRUE_LE             0x00000002
31 #define PPC_FEATURE_PPC_LE              0x00000001
32
33 #ifdef __KERNEL__
34 #ifndef __ASSEMBLY__
35
36 /* This structure can grow, it's real size is used by head.S code
37  * via the mkdefs mechanism.
38  */
39 struct cpu_spec;
40
41 typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
42 typedef void (*cpu_restore_t)(void);
43
44 enum powerpc_oprofile_type {
45         PPC_OPROFILE_INVALID = 0,
46         PPC_OPROFILE_RS64 = 1,
47         PPC_OPROFILE_POWER4 = 2,
48         PPC_OPROFILE_G4 = 3,
49         PPC_OPROFILE_BOOKE = 4,
50         PPC_OPROFILE_CELL = 5,
51         PPC_OPROFILE_PA6T = 6,
52 };
53
54 enum powerpc_pmc_type {
55         PPC_PMC_DEFAULT = 0,
56         PPC_PMC_IBM = 1,
57         PPC_PMC_PA6T = 2,
58 };
59
60 /* NOTE WELL: Update identify_cpu() if fields are added or removed! */
61 struct cpu_spec {
62         /* CPU is matched via (PVR & pvr_mask) == pvr_value */
63         unsigned int    pvr_mask;
64         unsigned int    pvr_value;
65
66         char            *cpu_name;
67         unsigned long   cpu_features;           /* Kernel features */
68         unsigned int    cpu_user_features;      /* Userland features */
69
70         /* cache line sizes */
71         unsigned int    icache_bsize;
72         unsigned int    dcache_bsize;
73
74         /* number of performance monitor counters */
75         unsigned int    num_pmcs;
76         enum powerpc_pmc_type pmc_type;
77
78         /* this is called to initialize various CPU bits like L1 cache,
79          * BHT, SPD, etc... from head.S before branching to identify_machine
80          */
81         cpu_setup_t     cpu_setup;
82         /* Used to restore cpu setup on secondary processors and at resume */
83         cpu_restore_t   cpu_restore;
84
85         /* Used by oprofile userspace to select the right counters */
86         char            *oprofile_cpu_type;
87
88         /* Processor specific oprofile operations */
89         enum powerpc_oprofile_type oprofile_type;
90
91         /* Bit locations inside the mmcra change */
92         unsigned long   oprofile_mmcra_sihv;
93         unsigned long   oprofile_mmcra_sipr;
94
95         /* Bits to clear during an oprofile exception */
96         unsigned long   oprofile_mmcra_clear;
97
98         /* Name of processor class, for the ELF AT_PLATFORM entry */
99         char            *platform;
100 };
101
102 extern struct cpu_spec          *cur_cpu_spec;
103
104 extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;
105
106 extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
107 extern void do_feature_fixups(unsigned long value, void *fixup_start,
108                               void *fixup_end);
109
110 #endif /* __ASSEMBLY__ */
111
112 /* CPU kernel features */
113
114 /* Retain the 32b definitions all use bottom half of word */
115 #define CPU_FTR_COHERENT_ICACHE         ASM_CONST(0x0000000000000001)
116 #define CPU_FTR_L2CR                    ASM_CONST(0x0000000000000002)
117 #define CPU_FTR_SPEC7450                ASM_CONST(0x0000000000000004)
118 #define CPU_FTR_ALTIVEC                 ASM_CONST(0x0000000000000008)
119 #define CPU_FTR_TAU                     ASM_CONST(0x0000000000000010)
120 #define CPU_FTR_CAN_DOZE                ASM_CONST(0x0000000000000020)
121 #define CPU_FTR_USE_TB                  ASM_CONST(0x0000000000000040)
122 #define CPU_FTR_604_PERF_MON            ASM_CONST(0x0000000000000080)
123 #define CPU_FTR_601                     ASM_CONST(0x0000000000000100)
124 #define CPU_FTR_HPTE_TABLE              ASM_CONST(0x0000000000000200)
125 #define CPU_FTR_CAN_NAP                 ASM_CONST(0x0000000000000400)
126 #define CPU_FTR_L3CR                    ASM_CONST(0x0000000000000800)
127 #define CPU_FTR_L3_DISABLE_NAP          ASM_CONST(0x0000000000001000)
128 #define CPU_FTR_NAP_DISABLE_L2_PR       ASM_CONST(0x0000000000002000)
129 #define CPU_FTR_DUAL_PLL_750FX          ASM_CONST(0x0000000000004000)
130 #define CPU_FTR_NO_DPM                  ASM_CONST(0x0000000000008000)
131 #define CPU_FTR_HAS_HIGH_BATS           ASM_CONST(0x0000000000010000)
132 #define CPU_FTR_NEED_COHERENT           ASM_CONST(0x0000000000020000)
133 #define CPU_FTR_NO_BTIC                 ASM_CONST(0x0000000000040000)
134 #define CPU_FTR_BIG_PHYS                ASM_CONST(0x0000000000080000)
135 #define CPU_FTR_NODSISRALIGN            ASM_CONST(0x0000000000100000)
136 #define CPU_FTR_PPC_LE                  ASM_CONST(0x0000000000200000)
137 #define CPU_FTR_REAL_LE                 ASM_CONST(0x0000000000400000)
138 #define CPU_FTR_FPU_UNAVAILABLE         ASM_CONST(0x0000000000800000)
139 #define CPU_FTR_UNIFIED_ID_CACHE        ASM_CONST(0x0000000001000000)
140 #define CPU_FTR_SPE                     ASM_CONST(0x0000000002000000)
141
142 /*
143  * Add the 64-bit processor unique features in the top half of the word;
144  * on 32-bit, make the names available but defined to be 0.
145  */
146 #ifdef __powerpc64__
147 #define LONG_ASM_CONST(x)               ASM_CONST(x)
148 #else
149 #define LONG_ASM_CONST(x)               0
150 #endif
151
152 #define CPU_FTR_SLB                     LONG_ASM_CONST(0x0000000100000000)
153 #define CPU_FTR_16M_PAGE                LONG_ASM_CONST(0x0000000200000000)
154 #define CPU_FTR_TLBIEL                  LONG_ASM_CONST(0x0000000400000000)
155 #define CPU_FTR_NOEXECUTE               LONG_ASM_CONST(0x0000000800000000)
156 #define CPU_FTR_IABR                    LONG_ASM_CONST(0x0000002000000000)
157 #define CPU_FTR_MMCRA                   LONG_ASM_CONST(0x0000004000000000)
158 #define CPU_FTR_CTRL                    LONG_ASM_CONST(0x0000008000000000)
159 #define CPU_FTR_SMT                     LONG_ASM_CONST(0x0000010000000000)
160 #define CPU_FTR_LOCKLESS_TLBIE          LONG_ASM_CONST(0x0000040000000000)
161 #define CPU_FTR_CI_LARGE_PAGE           LONG_ASM_CONST(0x0000100000000000)
162 #define CPU_FTR_PAUSE_ZERO              LONG_ASM_CONST(0x0000200000000000)
163 #define CPU_FTR_PURR                    LONG_ASM_CONST(0x0000400000000000)
164 #define CPU_FTR_CELL_TB_BUG             LONG_ASM_CONST(0x0000800000000000)
165 #define CPU_FTR_SPURR                   LONG_ASM_CONST(0x0001000000000000)
166 #define CPU_FTR_DSCR                    LONG_ASM_CONST(0x0002000000000000)
167
168 #ifndef __ASSEMBLY__
169
170 #define CPU_FTR_PPCAS_ARCH_V2   (CPU_FTR_SLB | \
171                                  CPU_FTR_TLBIEL | CPU_FTR_NOEXECUTE | \
172                                  CPU_FTR_NODSISRALIGN | CPU_FTR_16M_PAGE)
173
174 /* We only set the altivec features if the kernel was compiled with altivec
175  * support
176  */
177 #ifdef CONFIG_ALTIVEC
178 #define CPU_FTR_ALTIVEC_COMP    CPU_FTR_ALTIVEC
179 #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
180 #else
181 #define CPU_FTR_ALTIVEC_COMP    0
182 #define PPC_FEATURE_HAS_ALTIVEC_COMP    0
183 #endif
184
185 /* We only set the spe features if the kernel was compiled with spe
186  * support
187  */
188 #ifdef CONFIG_SPE
189 #define CPU_FTR_SPE_COMP        CPU_FTR_SPE
190 #define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
191 #define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
192 #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
193 #else
194 #define CPU_FTR_SPE_COMP        0
195 #define PPC_FEATURE_HAS_SPE_COMP    0
196 #define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
197 #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
198 #endif
199
200 /* We need to mark all pages as being coherent if we're SMP or we have a
201  * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
202  * require it for PCI "streaming/prefetch" to work properly.
203  */
204 #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
205         || defined(CONFIG_PPC_83xx) || defined(CONFIG_8260)
206 #define CPU_FTR_COMMON                  CPU_FTR_NEED_COHERENT
207 #else
208 #define CPU_FTR_COMMON                  0
209 #endif
210
211 /* The powersave features NAP & DOZE seems to confuse BDI when
212    debugging. So if a BDI is used, disable theses
213  */
214 #ifndef CONFIG_BDI_SWITCH
215 #define CPU_FTR_MAYBE_CAN_DOZE  CPU_FTR_CAN_DOZE
216 #define CPU_FTR_MAYBE_CAN_NAP   CPU_FTR_CAN_NAP
217 #else
218 #define CPU_FTR_MAYBE_CAN_DOZE  0
219 #define CPU_FTR_MAYBE_CAN_NAP   0
220 #endif
221
222 #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
223                      !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
224                      !defined(CONFIG_BOOKE))
225
226 #define CPU_FTRS_PPC601 (CPU_FTR_COMMON | CPU_FTR_601 | CPU_FTR_HPTE_TABLE | \
227         CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE)
228 #define CPU_FTRS_603    (CPU_FTR_COMMON | \
229             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
230             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
231 #define CPU_FTRS_604    (CPU_FTR_COMMON | \
232             CPU_FTR_USE_TB | CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE | \
233             CPU_FTR_PPC_LE)
234 #define CPU_FTRS_740_NOTAU      (CPU_FTR_COMMON | \
235             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
236             CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
237 #define CPU_FTRS_740    (CPU_FTR_COMMON | \
238             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
239             CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
240             CPU_FTR_PPC_LE)
241 #define CPU_FTRS_750    (CPU_FTR_COMMON | \
242             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
243             CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
244             CPU_FTR_PPC_LE)
245 #define CPU_FTRS_750CL  (CPU_FTRS_750 | CPU_FTR_HAS_HIGH_BATS)
246 #define CPU_FTRS_750FX1 (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
247 #define CPU_FTRS_750FX2 (CPU_FTRS_750 | CPU_FTR_NO_DPM)
248 #define CPU_FTRS_750FX  (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | \
249                 CPU_FTR_HAS_HIGH_BATS)
250 #define CPU_FTRS_750GX  (CPU_FTRS_750FX)
251 #define CPU_FTRS_7400_NOTAU     (CPU_FTR_COMMON | \
252             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
253             CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE | \
254             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
255 #define CPU_FTRS_7400   (CPU_FTR_COMMON | \
256             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
257             CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE | \
258             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
259 #define CPU_FTRS_7450_20        (CPU_FTR_COMMON | \
260             CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
261             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
262             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
263 #define CPU_FTRS_7450_21        (CPU_FTR_COMMON | \
264             CPU_FTR_USE_TB | \
265             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
266             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
267             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
268             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
269 #define CPU_FTRS_7450_23        (CPU_FTR_COMMON | \
270             CPU_FTR_USE_TB | \
271             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
272             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
273             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
274 #define CPU_FTRS_7455_1 (CPU_FTR_COMMON | \
275             CPU_FTR_USE_TB | \
276             CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
277             CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | CPU_FTR_HAS_HIGH_BATS | \
278             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
279 #define CPU_FTRS_7455_20        (CPU_FTR_COMMON | \
280             CPU_FTR_USE_TB | \
281             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
282             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
283             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
284             CPU_FTR_NEED_COHERENT | CPU_FTR_HAS_HIGH_BATS | CPU_FTR_PPC_LE)
285 #define CPU_FTRS_7455   (CPU_FTR_COMMON | \
286             CPU_FTR_USE_TB | \
287             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
288             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
289             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
290             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
291 #define CPU_FTRS_7447_10        (CPU_FTR_COMMON | \
292             CPU_FTR_USE_TB | \
293             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
294             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
295             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
296             CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE)
297 #define CPU_FTRS_7447   (CPU_FTR_COMMON | \
298             CPU_FTR_USE_TB | \
299             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
300             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
301             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
302             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
303 #define CPU_FTRS_7447A  (CPU_FTR_COMMON | \
304             CPU_FTR_USE_TB | \
305             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
306             CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
307             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
308             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
309 #define CPU_FTRS_7448   (CPU_FTR_COMMON | \
310             CPU_FTR_USE_TB | \
311             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
312             CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
313             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
314             CPU_FTR_PPC_LE)
315 #define CPU_FTRS_82XX   (CPU_FTR_COMMON | \
316             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB)
317 #define CPU_FTRS_G2_LE  (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
318             CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS)
319 #define CPU_FTRS_E300   (CPU_FTR_MAYBE_CAN_DOZE | \
320             CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS | \
321             CPU_FTR_COMMON)
322 #define CPU_FTRS_E300C2 (CPU_FTR_MAYBE_CAN_DOZE | \
323             CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS | \
324             CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE)
325 #define CPU_FTRS_CLASSIC32      (CPU_FTR_COMMON | \
326             CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE)
327 #define CPU_FTRS_8XX    (CPU_FTR_USE_TB)
328 #define CPU_FTRS_40X    (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN)
329 #define CPU_FTRS_44X    (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN)
330 #define CPU_FTRS_E200   (CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \
331             CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
332             CPU_FTR_UNIFIED_ID_CACHE)
333 #define CPU_FTRS_E500   (CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \
334             CPU_FTR_NODSISRALIGN)
335 #define CPU_FTRS_E500_2 (CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \
336             CPU_FTR_BIG_PHYS | CPU_FTR_NODSISRALIGN)
337 #define CPU_FTRS_GENERIC_32     (CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
338
339 /* 64-bit CPUs */
340 #define CPU_FTRS_POWER3 (CPU_FTR_USE_TB | \
341             CPU_FTR_HPTE_TABLE | CPU_FTR_IABR | CPU_FTR_PPC_LE)
342 #define CPU_FTRS_RS64   (CPU_FTR_USE_TB | \
343             CPU_FTR_HPTE_TABLE | CPU_FTR_IABR | \
344             CPU_FTR_MMCRA | CPU_FTR_CTRL)
345 #define CPU_FTRS_POWER4 (CPU_FTR_USE_TB | \
346             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
347             CPU_FTR_MMCRA)
348 #define CPU_FTRS_PPC970 (CPU_FTR_USE_TB | \
349             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
350             CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA)
351 #define CPU_FTRS_POWER5 (CPU_FTR_USE_TB | \
352             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
353             CPU_FTR_MMCRA | CPU_FTR_SMT | \
354             CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
355             CPU_FTR_PURR)
356 #define CPU_FTRS_POWER6 (CPU_FTR_USE_TB | \
357             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
358             CPU_FTR_MMCRA | CPU_FTR_SMT | \
359             CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
360             CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
361             CPU_FTR_DSCR)
362 #define CPU_FTRS_CELL   (CPU_FTR_USE_TB | \
363             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
364             CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
365             CPU_FTR_PAUSE_ZERO | CPU_FTR_CI_LARGE_PAGE | CPU_FTR_CELL_TB_BUG)
366 #define CPU_FTRS_PA6T (CPU_FTR_USE_TB | \
367             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | \
368             CPU_FTR_ALTIVEC_COMP | CPU_FTR_CI_LARGE_PAGE | \
369             CPU_FTR_PURR | CPU_FTR_REAL_LE)
370 #define CPU_FTRS_COMPATIBLE     (CPU_FTR_USE_TB | \
371             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2)
372
373 #ifdef __powerpc64__
374 #define CPU_FTRS_POSSIBLE       \
375             (CPU_FTRS_POWER3 | CPU_FTRS_RS64 | CPU_FTRS_POWER4 |        \
376             CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | CPU_FTRS_POWER6 |       \
377             CPU_FTRS_CELL | CPU_FTRS_PA6T)
378 #else
379 enum {
380         CPU_FTRS_POSSIBLE =
381 #if CLASSIC_PPC
382             CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
383             CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
384             CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
385             CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
386             CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
387             CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
388             CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
389             CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
390             CPU_FTRS_CLASSIC32 |
391 #else
392             CPU_FTRS_GENERIC_32 |
393 #endif
394 #ifdef CONFIG_8xx
395             CPU_FTRS_8XX |
396 #endif
397 #ifdef CONFIG_40x
398             CPU_FTRS_40X |
399 #endif
400 #ifdef CONFIG_44x
401             CPU_FTRS_44X |
402 #endif
403 #ifdef CONFIG_E200
404             CPU_FTRS_E200 |
405 #endif
406 #ifdef CONFIG_E500
407             CPU_FTRS_E500 | CPU_FTRS_E500_2 |
408 #endif
409             0,
410 };
411 #endif /* __powerpc64__ */
412
413 #ifdef __powerpc64__
414 #define CPU_FTRS_ALWAYS         \
415             (CPU_FTRS_POWER3 & CPU_FTRS_RS64 & CPU_FTRS_POWER4 &        \
416             CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & CPU_FTRS_POWER6 &       \
417             CPU_FTRS_CELL & CPU_FTRS_PA6T & CPU_FTRS_POSSIBLE)
418 #else
419 enum {
420         CPU_FTRS_ALWAYS =
421 #if CLASSIC_PPC
422             CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
423             CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
424             CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
425             CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
426             CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
427             CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
428             CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
429             CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
430             CPU_FTRS_CLASSIC32 &
431 #else
432             CPU_FTRS_GENERIC_32 &
433 #endif
434 #ifdef CONFIG_8xx
435             CPU_FTRS_8XX &
436 #endif
437 #ifdef CONFIG_40x
438             CPU_FTRS_40X &
439 #endif
440 #ifdef CONFIG_44x
441             CPU_FTRS_44X &
442 #endif
443 #ifdef CONFIG_E200
444             CPU_FTRS_E200 &
445 #endif
446 #ifdef CONFIG_E500
447             CPU_FTRS_E500 & CPU_FTRS_E500_2 &
448 #endif
449             CPU_FTRS_POSSIBLE,
450 };
451 #endif /* __powerpc64__ */
452
453 static inline int cpu_has_feature(unsigned long feature)
454 {
455         return (CPU_FTRS_ALWAYS & feature) ||
456                (CPU_FTRS_POSSIBLE
457                 & cur_cpu_spec->cpu_features
458                 & feature);
459 }
460
461 #endif /* !__ASSEMBLY__ */
462
463 #ifdef __ASSEMBLY__
464
465 #define BEGIN_FTR_SECTION_NESTED(label) label:
466 #define BEGIN_FTR_SECTION               BEGIN_FTR_SECTION_NESTED(97)
467 #define END_FTR_SECTION_NESTED(msk, val, label) \
468         MAKE_FTR_SECTION_ENTRY(msk, val, label, __ftr_fixup)
469 #define END_FTR_SECTION(msk, val)               \
470         END_FTR_SECTION_NESTED(msk, val, 97)
471
472 #define END_FTR_SECTION_IFSET(msk)      END_FTR_SECTION((msk), (msk))
473 #define END_FTR_SECTION_IFCLR(msk)      END_FTR_SECTION((msk), 0)
474 #endif /* __ASSEMBLY__ */
475
476 #endif /* __KERNEL__ */
477 #endif /* __ASM_POWERPC_CPUTABLE_H */